Sharp LC-42XL2E (serv.man5) Service Manual ▷ View online
LC-42XL2E/S/RU, LC-46XL2E/S/RU, LC-46X20E/S/RU, LC-52XL2E/S/RU, LC-52X20E/S/RU
5 – 33
AF3
GP14
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: VS1, the second POD interface voltage sense.
PWM: Pulse-Width Modulation.
POD: VS1, the second POD interface voltage sense.
AF2
GP13
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: VPP_EN#, the second POD interface slot VPP enable.
PWM: Pulse-Width Modulation.
POD: VPP_EN#, the second POD interface slot VPP enable.
AF1
GP12
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: VPP_EN, the second POD interface slot VPP enable.
PWM: Pulse-Width Modulation.
POD: VPP_EN, the second POD interface slot VPP enable.
AG1
GP11
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: VCC_EN#, the second POD interface slot VCC enable.
PWM: Pulse-Width Modulation.
POD: VCC_EN#, the second POD interface slot VCC enable.
AG2
GP10
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: VCC_EN, the second POD interface slot VCC enable.
PWM: Pulse-Width Modulation.
POD: VCC_EN, the second POD interface slot VCC enable.
AG3
GP9
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: WAIT#, WAIT# signal to expend bus cycle.
PWM: Pulse-Width Modulation.
POD: WAIT#, WAIT# signal to expend bus cycle.
AG4
GP8
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: Ready and IREQ.
PWM: Pulse-Width Modulation.
POD: Ready and IREQ.
AG5
GP7
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: SI2C1_SDA, I2C bus SDA.
PWM: Pulse-Width Modulation.
POD: SI2C1_SDA, I2C bus SDA.
AH5
GP6
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: SI2C1_SCL, I2C bus SCL.
PWM: Pulse-Width Modulation.
POD: SI2C1_SCL, I2C bus SCL.
AH4
GP5
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: SI2C1_DEVID, I2C bus DEVID.
PWM: Pulse-Width Modulation.
POD: SI2C1_DEVID, I2C bus DEVID.
AH3
GP4
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: SI2C2_SDA, I2C bus SDA.
PWM: Pulse-Width Modulation.
POD: SI2C2_SDA, I2C bus SDA.
AH2
GP3
I/O
Program IO.
PWM: Pulse-Width Modulation.
PWM: Pulse-Width Modulation.
AH1
GP2
I/O
Program IO.
PWM: Pulse-Width Modulation.
PWM: Pulse-Width Modulation.
AJ1
GP1
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: SI2C2_SCL, I2C bus SCL.
PWM: Pulse-Width Modulation.
POD: SI2C2_SCL, I2C bus SCL.
AJ2
GP0
I/O
Program IO.
PWM: Pulse-Width Modulation.
POD: SI2C2_DEVID, I2C bus DEVID.
PWM: Pulse-Width Modulation.
POD: SI2C2_DEVID, I2C bus DEVID.
Power and ground pins
A26, AJ20, Y6
A26, AJ20, Y6
V5SF
—
5V safe power.
AA13, AA22, AB13, AB14,
AB21, AB22, AD6, AE6,
AF6, AG6, AH6, AJ8, AJ9,
AJ10, AJ11, AJ12, AJ16,
AJ17, AJ18, AJ19, AK11,
AK12, AL11, AL12, AM12,
AN12, AP12, E7, E8, F6, F7,
F8, F9, G6, H6, J6, N13,
N14, N21, N22, P13, P22,
T6, U6, V6, W6
AB21, AB22, AD6, AE6,
AF6, AG6, AH6, AJ8, AJ9,
AJ10, AJ11, AJ12, AJ16,
AJ17, AJ18, AJ19, AK11,
AK12, AL11, AL12, AM12,
AN12, AP12, E7, E8, F6, F7,
F8, F9, G6, H6, J6, N13,
N14, N21, N22, P13, P22,
T6, U6, V6, W6
VDDC
—
Core power supply= 1.2V
A28, B28, C28, C29, D28,
D29, E27, E28, F16, F17,
F18, F19, F23, F24, F25,
F26, F27, F28, K6, L 6, M6
D29, E27, E28, F16, F17,
F18, F19, F23, F24, F25,
F26, F27, F28, K6, L 6, M6
VDDF
—
Power supply= 3.3V
AE31, AM31, C31, L31
VDDI33
—
3.3V power for DDR IO input buffer.
AA29, AA30, AA31, AA32,
AA33, AA34, AD29, AD30,
AE29, AE30, AH29, AH30,
AH31, AJ27, AJ28, AK27,
AK28, AL27, AL28, AM27,
AM28, AM29, AN27, AN28,
AP27, AP28, G29, G30,
G31, K29, K30, L29, L30,
V31, V32, W29, Y29, Y30
AA33, AA34, AD29, AD30,
AE29, AE30, AH29, AH30,
AH31, AJ27, AJ28, AK27,
AK28, AL27, AL28, AM27,
AM28, AM29, AN27, AN28,
AP27, AP28, G29, G30,
G31, K29, K30, L29, L30,
V31, V32, W29, Y29, Y30
VDDM
—
2.5V supply ring for memory interface (Long PAD).
Ref No.
Pin Name
I/O
Pin Function
LC-42XL2E/S/RU, LC-46XL2E/S/RU, LC-46X20E/S/RU, LC-52XL2E/S/RU, LC-52X20E/S/RU
5 – 34
2.17. IC8301-4 (RH-iXC154WJQZQ)
2.17.1 Pin Connections and short description
—
VSS
—
IO ground related to VDDF./Core ground related to VDDC.
A31, A34, AA6, AA14, AA15, AA16, AA17, AA18, AA19, AA20, AA21, AB6, AB15,
AB16, AB17, AB18, AB19, AB20, AB31, AB34, AC6, AC29, AC32, AD31, AF29,
AF32, AG31, AG34, AH32, AJ13, AJ14, AJ15, AJ21, AJ23, AJ24, AJ25, AJ26, AJ31,
AJ34, AK32, AL31, AN16, AN23, AN29, AN32, AP31, AP34, B32, D31, E29, E32,
F10, F11, F12, F13, F14, F15, F20, F21, F22, F31, F34, G32, H31, H34, J29, J32,
K31, M29, M32, N6, N15, N16, N17, N18, N19, N20, N31, N34, P6, P14, P15, P16,
P17, P18, P19, P20, P21, P29, P32, R6, R13, R14, R15, R16, R17, R18, R19, R20,
R21, R22, R31, R34, T13, T14, T15, T16, T17, T18, T19, T20, T21, T22, T29, T32,
U13, U14, U15, U16, U17, U18, U19, U20, U21, U22, U31, V13, V14, V15, V16, V17,
V18, V19, V20, V21, V22, V33, W13, W14, W15, W16, W17, W18, W19, W20, W21,
W22, W32, Y13, Y14, Y15, Y16, Y17, Y18, Y19, Y20, Y21, Y22, Y31, Y34
A31, A34, AA6, AA14, AA15, AA16, AA17, AA18, AA19, AA20, AA21, AB6, AB15,
AB16, AB17, AB18, AB19, AB20, AB31, AB34, AC6, AC29, AC32, AD31, AF29,
AF32, AG31, AG34, AH32, AJ13, AJ14, AJ15, AJ21, AJ23, AJ24, AJ25, AJ26, AJ31,
AJ34, AK32, AL31, AN16, AN23, AN29, AN32, AP31, AP34, B32, D31, E29, E32,
F10, F11, F12, F13, F14, F15, F20, F21, F22, F31, F34, G32, H31, H34, J29, J32,
K31, M29, M32, N6, N15, N16, N17, N18, N19, N20, N31, N34, P6, P14, P15, P16,
P17, P18, P19, P20, P21, P29, P32, R6, R13, R14, R15, R16, R17, R18, R19, R20,
R21, R22, R31, R34, T13, T14, T15, T16, T17, T18, T19, T20, T21, T22, T29, T32,
U13, U14, U15, U16, U17, U18, U19, U20, U21, U22, U31, V13, V14, V15, V16, V17,
V18, V19, V20, V21, V22, V33, W13, W14, W15, W16, W17, W18, W19, W20, W21,
W22, W32, Y13, Y14, Y15, Y16, Y17, Y18, Y19, Y20, Y21, Y22, Y31, Y34
AL29, V29, C30
MVREF
—
Memory interface voltage reference.
AL30, V30, D30
VDDR
—
1.8V input buffer reference power.
AK29
VSSR
—
Ground of input buffer reference power.
OTHER
C26
C26
RESET#
I
System reset input, high active.
AJ7
FULL_EJTAG
I
1: Full EJTAG, 0:simple EJTAG.
K3
VCOTP
O
DEMUX output.
K2
CLK27M
I
DEMUX input.
AM6
PCMOD
I
1: PC MODE (Not used)
AL6
TESTCON
I
Test mode control.
AK6
TESTMOD
I
Test mode input.
Pin No.
Pin Name
I/O
Pin Function
53, 52
CK, CK
I
Clock: CK and CK are differential clock inputs. CMD, ADD inputs are sampled on the crossing of the
positive edge of CK and negative edge of CK. Output (read) data is referenced to the crossings of CK
and CK (both directions of crossing).
positive edge of CK and negative edge of CK. Output (read) data is referenced to the crossings of CK
and CK (both directions of crossing).
41
CKE
I
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input
buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self Refresh opera-
tion (all banks idle), or Active Power-Down (row Active in any bank). CKE is synchronous for power
down entry and exit, and for self refresh entry. CKE is asynchronous for self refresh exit. CKE must be
maintained high throughout read and write accesses. Input buffers, excluding CK, and CKE are disabled
during powerdown. Input buffers, excluding CKE, are disabled during self refresh.
buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self Refresh opera-
tion (all banks idle), or Active Power-Down (row Active in any bank). CKE is synchronous for power
down entry and exit, and for self refresh entry. CKE is asynchronous for self refresh exit. CKE must be
maintained high throughout read and write accesses. Input buffers, excluding CK, and CKE are disabled
during powerdown. Input buffers, excluding CKE, are disabled during self refresh.
51
CS
I
Chip Select: All commands are masked when CS is registered HIGH. CS provides for external bank
selection on systems with multiple banks. CS is considered part of the command code.
selection on systems with multiple banks. CS is considered part of the command code.
19
ODT
I
On Die Termination: ODT (registered HIGH) enables termination resistance internal to the gDDR2
SDRAM. When enabled, ODT is only applied to each DQ, UDQS/UDQS, LDQS/LDQS, UDM, and LDM
signal for x16 configurations. The ODT pin will be ignored if the Extended Mode Register (EMRS) is pro-
grammed to disable ODT.
SDRAM. When enabled, ODT is only applied to each DQ, UDQS/UDQS, LDQS/LDQS, UDM, and LDM
signal for x16 configurations. The ODT pin will be ignored if the Extended Mode Register (EMRS) is pro-
grammed to disable ODT.
77, 76, 70
RAS, CAS, WE
I
Command Inputs: RAS, CAS and WE (along with CS) define the command being entered.
66, 62
(L) UDM
I
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled
HIGH coincident with that input data during a Write access. DM is sampled on both edges of DQS.
Although DM pins are input only, the DM loading matches the DQ and DQS loading.
HIGH coincident with that input data during a Write access. DM is sampled on both edges of DQS.
Although DM pins are input only, the DM loading matches the DQ and DQS loading.
42, 71
BA0 - BA1
I
Bank Address Inputs: BA0 and BA1 define to which bank an Active, Read, Write or Precharge com-
mand is being applied. BA0 also determines if the mode register or extended mode register is to be
accessed during a MRS or EMRS cycle.
mand is being applied. BA0 also determines if the mode register or extended mode register is to be
accessed during a MRS or EMRS cycle.
50, 72, 75,
44, 49, 73,
74, 45, 48,
46, 43, 47, 13
44, 49, 73,
74, 45, 48,
46, 43, 47, 13
A0 - A12
I
Address Inputs: Provided the row address for Active commands and the column address and Auto Pre-
charge bit for Read/Write commands to select one location out of the memory array in the respective
bank. A10 is sampled during a Precharge command to determine whether the Precharge applies to one
bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by
BA0, BA1. The address inputs also provide the op-code during Mode Register Set commands.
charge bit for Read/Write commands to select one location out of the memory array in the respective
bank. A10 is sampled during a Precharge command to determine whether the Precharge applies to one
bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by
BA0, BA1. The address inputs also provide the op-code during Mode Register Set commands.
DQ
I/O
Data Input/ Output: Bi-directional data bus.
81, 57,
61, 29
61, 29
LDQS, (LDQS)
UDQS, (UDQS)
UDQS, (UDQS)
I/O
Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered in write
data. LDQS corresponds to the data on DQ0-DQ7; UDQS corresponds to the data on DQ8-DQ15.
The data strobes LDQS and UDQS may be used in single ended mode or paired with optional comple-
mentary signals LDQSand UDQS to provide differential pair signaling to the system during both reads
and writes. An EMRS (1) control bit enables or disables all complementary data strobe signals.
data. LDQS corresponds to the data on DQ0-DQ7; UDQS corresponds to the data on DQ8-DQ15.
The data strobes LDQS and UDQS may be used in single ended mode or paired with optional comple-
mentary signals LDQSand UDQS to provide differential pair signaling to the system during both reads
and writes. An EMRS (1) control bit enables or disables all complementary data strobe signals.
10, 14, 15,
16, 32, 36,
16, 32, 36,
NC/RFU
—
No Connect: No internal electrical connection is present.
3, 7, 22, 24,
26, 28, 63,
67, 80, 84
26, 28, 63,
67, 80, 84
VDDQ
—
DQ Power Supply: 1.8V
± 0.1V.
Ref No.
Pin Name
I/O
Pin Function
LC-42XL2E/S/RU, LC-46XL2E/S/RU, LC-46X20E/S/RU, LC-52XL2E/S/RU, LC-52X20E/S/RU
5 – 35
2.18. IC8451 (VHiS29GL128-1Q)
2.18.1 Block Diagram
33, 35, 37,
39, 54, 56,
58, 60, 82
39, 54, 56,
58, 60, 82
VSSQ
—
DQ Ground.
9
VDDL
—
DLL Power Supply: 1.8V
± 0.1V.
78
VSSL
—
DLL Ground.
5, 12, 18, 20
VDD
—
Power Supply: 1.8V
± 0.1V.
11. 17, 65, 69
VSS
—
Ground.
40
VREF
—
Reference voltage.
Pin No.
Pin Name
I/O
Pin Function
LC-42XL2E/S/RU, LC-46XL2E/S/RU, LC-46X20E/S/RU, LC-52XL2E/S/RU, LC-52X20E/S/RU
5 – 36
2.18.2 Pin Connections and short description
Pin No.
Pin Name
I/O
Pin Function
2
A22
I
23 Address inputs
15
A21
I
12
A20
I
11
A19
I
18
A18
I
19
A17
I
54
A16
I
3
A15
I
4
A14
I
5
A13
I
6
A12
I
7
A11
I
8
A10
I
9
A9
I
10
A8
I
20
A7
I
21
A6
I
22
A5
I
23
A4
I
24
A3
I
25
A2
I
26
A1
I
31
A0
I
51
DQ15/A-1
I/O
DQ15 (Data input/output, word mode), A-1(LSB Address input, byte mode)
49
DQ14
I/O
15 Data inputs/outputs
47
DQ13
I/O
45
DQ12
I/O
42
DQ11
I/O
40
DQ10
I/O
38
DQ9
I/O
36
DQ8
I/O
50
DQ7
I/O
48
DQ6
I/O
46
DQ5
I/O
44
DQ4
I/O
41
DQ3
I/O
39
DQ2
I/O
37
DQ1
I/O
35
DQ0
I/O
32
CE#
I
Chip Enable input
34
OE#
I
Output Enable input
13
WE#
I
Write Enable input
16
WP#/ACC
I
Hardware Write Protect input/Programming Acceleration input
14
RESET#
I
Hardware Reset Pin input
53
BYTE#
I
Selects 8-bit or 16-bit mode
17
RY/BY#
O
Ready/Busy output
43
VCC
—
3.0 volt-only single power supply
29
VIO
O
Output Buffer power.
33, 52
VSS
—
Device Ground
1, 27, 28, 30, 55, 56
N.C
—
Pin not Connected Internally.
Click on the first or last page to see other LC-42XL2E (serv.man5) service manuals if exist.