DOWNLOAD Sony SA-WCT500 / SS-CT500 Service Manual ↓ Size: 5.51 MB | Pages: 108 in PDF or view online for FREE

Model
SA-WCT500 SS-CT500
Pages
108
Size
5.51 MB
Type
PDF
Document
Service Manual
Brand
Device
Audio
File
sa-wct500-ss-ct500.pdf
Date

Sony SA-WCT500 / SS-CT500 Service Manual ▷ View online

SA-WCT500/SS-CT500
69
D-VIDEO  BOARD  IC3508  SII9134CTU (HDMI  TRANSMITTER)
Pin No.
Pin Name
I/O
Description
1
DE
I
Data enable signal input from the HDMI receiver and video processor
2
HSYNC
I
Horizontal sync signal input from the HDMI receiver and video processor
3
VSYNC
I
Vertical sync signal input from the HDMI receiver and video processor
4
SPDIF
I
S/PDIF signal input from the HDMI receiver
5
MCLK
I
Master clock signal input from the DSP and HDMI receiver
6 to 8
SD3 to SD1
I
Audio signal input from the HDMI receiver
9
SD0
I
Audio signal input from the DSP and HDMI receiver
10
WS
I
L/R sampling clock signal input from the DSP and HDMI receiver
11
SCK
I
Bit clock signal input from the DSP and HDMI receiver
12
CVCC18
-
Power supply terminal (+1.8V)
13
GND
-
Ground terminal
14
IOVCC33
-
Power supply terminal (+3.3V)
15
DCLK
I
Not used
16
DR0
I
Not used
17
DL0
I
Not used
18
DR1
I
Not used
19
DL1
I
Not used
20
DR2
I
Not used
21
DL2
I
Not used
22
DR3
I
Not used
23
DL3
I
Not used
24
INT
O
Interrupt signal output to the video system controller
25
RESET#
I
Reset signal input from the video system controller    “L”: reset
26
AGND
-
Ground terminal
27
EXT_SWG
-
Not used
28
PVCC1
-
Power supply terminal (+1.8V)
29
AGND
-
Ground terminal
30
TXC–
O
TMDS clock (negative) output to the HDMI OUT connector
31
TXC+
O
TMDS clock (positive) output to the HDMI OUT connector
32
AVCC18
-
Power supply terminal (+1.8V)
33
TX0–
O
TMDS data (negative) output to the HDMI OUT connector
34
TX0+
O
TMDS data (positive) output to the HDMI OUT connector
35
AGND
-
Ground terminal
36
TX1–
O
TMDS data (negative) output to the HDMI OUT connector
37
TX1+
O
TMDS data (positive) output to the HDMI OUT connector
38
AVCC18
-
Power supply terminal (+1.8V)
39
TX2–
O
TMDS data (negative) output to the HDMI OUT connector
40
TX2+
O
TMDS data (positive) output to the HDMI OUT connector
41
AGND
-
Ground terminal
42
PVCC2
-
Power supply terminal (+1.8V)
43
AGND
-
Ground terminal
44
AVCC33
-
Power supply terminal (+3.3V)
45
DCCPWR5V
I
Power supply voltage (+5V) input terminal
46
DSCL
O
I2C clock signal output to the HDMI OUT connector
47
DSDA
I/O
Two-way I2C data bus with the HDMI OUT connector
48
CSCL
I
I2C clock signal input from the video system controller
49
CSDA
I/O
Two-way I2C data bus with the EEPROM, HDMI receiver and video system controller 
50
CI2CA
-
Not used
51
HPD
I
Hot plug detection signal input from the HDMI OUT connector
52
TMODE
-
Not used
53
IOVCC33
-
Power supply terminal (+3.3V)
54
GND
-
Ground terminal
55
VPP18
-
Power supply terminal (+1.8V)
56 to 63
D35 to D28
I
Digital video signal input from the HDMI receiver and video processor
64
CVCC18
-
Power supply terminal (+1.8V)
65
GND
-
Ground terminal
66
IOVCC33
-
Power supply terminal (+3.3V)
67, 68
D27, D26
I
Digital video signal input from the HDMI receiver and video processor
SA-WCT500/SS-CT500
70
Pin No.
Pin Name
I/O
Description
69, 70
D25, D24
I
Digital video signal input from the HDMI receiver
71 to 75
D23 to D19
I
Digital video signal input from the HDMI receiver and video processor
76
CVCC18
-
Power supply terminal (+1.8V)
77 to 81
D18 to D14
I
Digital video signal input from the HDMI receiver and video processor
82, 83
D13, D12
I
Digital video signal input from the HDMI receiver
84 to 86
D11 to D9
I
Digital video signal input from the HDMI receiver and video processor
87
GND
-
Ground terminal
88
IDCK
I
Output data clock signal input from the clock generator
89
IOVCC33
-
Power supply terminal (+3.3V)
90 to 96
D8 to D2
I
Digital video signal input from the HDMI receiver and video processor
97, 98
D1, D0
I
Digital video signal input from the HDMI receiver
99
CVCC18
-
Power supply terminal (+1.8V)
100
GND
-
Ground terminal
SA-WCT500/SS-CT500
71
D-VIDEO  BOARD  IC3601  FLI8638-LF-BC (VIDEO  PROCESSOR)
Pin No.
Pin Name
I/O
Description
A1
NC
-
Not used
A2
MSTR1_SDA
O
Power detection signal output to the video system controller
A3
MSTR1_SCL
O
Busy signal output to the video system controller
A4, A5
FSDATA1, FSDATA3
I/O
Two-way data bus with the SD-RAM
A6
FSDQM0
O
Data mask signal output to the SD-RAM (upper byte)
A7 to 
A10
FSDATA5, FSDATA7, 
FSDATA9, FSDATA11
I/O
Two-way data bus with the SD-RAM
A11
FSDQM1
O
Data mask signal output to the SD-RAM (lower byte)
A12, A13
FSDATA13, 
FSDATA15
I/O
Two-way data bus with the SD-RAM
A14
VDDA18_DLL
-
Power supply terminal (+1.8V)
A15, A16
FSDATA17, 
FSDATA19
I/O
Two-way data bus with the SD-RAM
A17
FSDQS2
O
Data strobe signal output to the SD-RAM (upper byte)
A18 to 
A21
FSDATA21, 
FSDATA23, 
FSDATA25, 
FSDATA27
I/O
Two-way data bus with the SD-RAM
A22
FSDQS3
O
Data strobe signal output to the SD-RAM (lower byte)
A23, A24
FSDATA29, 
FSDATA31
I/O
Two-way data bus with the SD-RAM
A25, A26
RPLL_AGND
-
Ground terminal
B1
BDATA0
I/O
Digital video signal input from the HDMI receiver and digital video signal output to the HDMI 
transmitter
B2
OCM_UDO_1
O
Serial data output to the video system controller
B3
OCM_UDI_1
I
Serial data input from the video system controller
B4, B5
FSDATA0, FSDATA2
I/O
Two-way data bus with the SD-RAM
B6
FSDQS0
O
Data strobe signal output to the SD-RAM (upper byte)
B7 to 
B10
FSDATA4, FSDATA6, 
FSDATA8, FSDATA10
I/O
Two-way data bus with the SD-RAM
B11
FSDQS1
O
Data strobe signal output to the SD-RAM (lower byte)
B12, B13
FSDATA12, 
FSDATA14
I/O
Two-way data bus with the SD-RAM
B14
VSSA18_DLL
-
Ground terminal
B15, B16
FSDATA16, 
FSDATA18
I/O
Two-way data bus with the SD-RAM
B17
FSDQM2
O
Data mask signal output to the SD-RAM (upper byte)
B18 to 
B21
FSDATA20, 
FSDATA22, 
FSDATA24, 
FSDATA26
I/O
Two-way data bus with the SD-RAM
B22
FSDQM3
O
Data mask signal output to the SD-RAM (lower byte)
B23, B24
FSDATA28, 
FSDATA30
I/O
Two-way data bus with the SD-RAM
B25
RPLL_DGND
-
Ground terminal
B26
XTAL
O
System clock output terminal (19.6608 MHz)
C1 to C3
BDATA3 to BDATA1
I/O
Digital video signal input from the HDMI receiver and digital video signal output to the HDMI 
transmitter
C4
FSCKE
O
Clock enable signal output to the SD-RAM
C5
FSCLKN
O
Clock signal (negative) output to the SD-RAM
C6 to C8
FSADDR8 to 
FSADDR6
O
Address signal output to the SD-RAM
C9
FSVREF
O
Reference voltage output to the SD-RAM
C10 to 
C18
FSADDR5, 
FSADDR12, 
FSADDR9, 
FSADDR4, 
FSADDR11, 
FSADDR3 to 
FSADDR0
O
Address signal output to the SD-RAM
C19
FSVREF
O
Reference voltage output to the SD-RAM
C20, C21
FSBKSEL1, 
FSBKSEL0
O
Bank select signal output to the SD-RAM
SA-WCT500/SS-CT500
72
Pin No.
Pin Name
I/O
Description
C22
FSCS1
O
Chip select signal output terminal    Not used
C23
FSWE
O
Write enable signal output to the SD-RAM
C24
FSRAS
O
Row address strobe signal output to the SD-RAM
C25
RPLL_1.8V
-
Power supply terminal (+1.8V)
C26
TCLK
I
System clock input terminal (19.6608 MHz)
D1
BDATA6
I/O
Digital video signal input/output terminal    Not used
D2, D3
BDATA5, BDATA4
I/O
Digital video signal input from the HDMI receiver and digital video signal output to the HDMI 
transmitter
D4
DDR_2.5V
-
Power supply terminal (+2.5V)
D5
FSCLKP
O
Clock signal (positive) output to the SD-RAM
D6 to D8
DDR_2.5V
-
Power supply terminal (+2.5V)
D9
FSVREFVSS
-
Ground terminal
D10 to 
D15
DDR_2.5V
-
Power supply terminal (+2.5V)
D16
FSADDR10
O
Address signal output to the SD-RAM
D17, D18
DDR_2.5V
-
Power supply terminal (+2.5V)
D19
FSVREFVSS
-
Ground terminal
D20
DDR_2.5V
-
Power supply terminal (+2.5V)
D21
FSCS0
O
Chip select signal output to the SD-RAM
D22, D23
DDR_2.5V
-
Power supply terminal (+2.5V)
D24
FSCAS
O
Column address strobe signal output to the SD-RAM
D25
NC
-
Not used
D26
RPLL_3.3V
-
Power supply terminal (+3.3V)
E1 to E3
BDATA9 to BDATA7
I/O
Digital video signal input/output terminal    Not used
E4
IO_3.3V
-
Power supply terminal (+3.3V)
E23, E24
PD22, PD23
I/O
Digital video signal input from the HDMI receiver and digital video signal output to the HDMI 
transmitter
E25
LVDS_GND
-
Ground terminal
E26
LVDS_3.3V
-
Power supply terminal (+3.3V)
F1 to F3
BDATA12 to 
BDATA10
I/O
Digital video signal input/output terminal    Not used
F4
IO_3.3V
-
Power supply terminal (+3.3V)
F23 to 
F26
PD18 to PD21
I/O
Digital video signal input from the HDMI receiver and digital video signal output to the HDMI 
transmitter
G1 to G3
BDATA15 to 
BDATA13
I/O
Digital video signal input/output terminal    Not used
G4
IO_3.3V
-
Power supply terminal (+3.3V)
G23 to 
G26
PD14 to PD17
I/O
Digital video signal input from the HDMI receiver and digital video signal output to the HDMI 
transmitter
H1 to H3
BDATA18 to 
BDATA16
I/O
Digital video signal input/output terminal    Not used
H4
IO_3.3V
-
Power supply terminal (+3.3V)
H23
LVDS_PLL_GND
-
Ground terminal
H24
LVDS_PLL_3.3V
-
Power supply terminal (+3.3V)
H25
LVDS_GND
-
Ground terminal
H26
LVDS_3.3V
-
Power supply terminal (+3.3V)
J1 to J3
BDATA21 to 
BDATA19
I/O
Digital video signal input/output terminal    Not used
J4
IO_3.3V
-
Power supply terminal (+3.3V)
J23, J24
PD12, PD13
I/O
Digital video signal input from the HDMI receiver and digital video signal output to the HDMI 
transmitter
J25
LVDS_GND
-
Ground terminal
J26
LVDS_3.3V
-
Power supply terminal (+3.3V)
K1
BHREF_DE
I
Blanking period signal input terminal    Not used
K2, K3
BDATA23, BDATA22
I/O
Digital video signal input/output terminal    Not used
K4
IO_3.3V
-
Power supply terminal (+3.3V)
K10, K11
CORE_1.8V
-
Power supply terminal (+1.8V)
K12 to 
K15
D_GND
-
Ground terminal
K16, K17
CORE_1.8V
-
Power supply terminal (+1.8V)
K23 to 
K26
PD8 to PD11
I/O
Digital video signal input from the HDMI receiver and digital video signal output to the HDMI 
transmitter
Page of 108
Display

Click on the first or last page to see other SA-WCT500 / SS-CT500 service manuals if exist.