DOWNLOAD Sony DAV-X1 / HCD-X1 Service Manual ↓ Size: 10.68 MB | Pages: 116 in PDF or view online for FREE

Model
DAV-X1 HCD-X1
Pages
116
Size
10.68 MB
Type
PDF
Document
Service Manual
Brand
Device
Audio
File
dav-x1-hcd-x1.pdf
Date

Sony DAV-X1 / HCD-X1 Service Manual ▷ View online

85
HCD-X1
MAIN BOARD  IC501 M30622MGP-A20FPU0 (SYSTEM CONTROLLER)
Pin No.
Pin Name
I/O
Description
1
DAMP SCDT
O
Serial data output to the stream processor
2
DAMP SHIFT
O
Shift clock signal output to the stream processor
3
V-CONTROL
-
Not used
4
SIRCS_IN
I
Remote control signal input terminal
5
COM_DATA
O
Serial data output to the digital audio interface receiver and DSP
6
DSP_DOUT
I
Serial data input from the DSP
7
COM_CLK
O
Serial data transfer clock signal output to the digital audio interface receiver and DSP
8
BYTE
-
Not used
9
CNVSS
-
Not used
10, 11
-
-
Not used
12
RESET
I
System reset signal input terminal    "L": reset
For several hundreds msec. after the power supply rises, "L" is input, then it change to "H"
13
XOUT
O
Main system clock output terminal (5 MHz)
14
VSS
-
Ground terminal
15
XIN
I
Main system clock input terminal (5 MHz)
16
VCC
-
Power supply terminal (+3.3V)
17
NMI
-
Not used
18
DIR ZERO
I
Audio serial data input from the digital audio interface receiver
19
DIR_CSFLAG
I
CSFRAG data input from the digital audio interface receiver
20
AC_CUT
I
AC cut detection signal input terminal    "L": AC cut
21
-
-
Not used
22, 23
LED0, LED1
O
LED drive signal output terminal    "H": LED on
24
FL_CLK
O
Serial data transfer clock signal output to the FL driver
25
MAMUTE
I
Muting request signal input from the servo DSP
26
STBY_LED
O
LED drive signal output of the STANDBY indicator    "H": LED on
27
FL_D_OUT
O
Serial data output to the FL driver
28
FL_CS
O
Chip select signal output to the FL driver
29
I2C_CLK
-
Not used
30
I2C_DATA
-
Not used
31
DVD SID
O
Serial data output to the servo DSP
32
DVD SOD
I
Serial data input from the servo DSP
33
DVD SCO
I
Serial data transfer clock signal input from the servo DSP
34
DVD XIFBUSY
I
Busy signal input from the servo DSP
35 to 37
-
-
Not used
38
SEL1FS
O
Data select signal output terminal
39
DVD XIFCS
O
Chip select signal output to the servo DSP
40
P_CONT1
O
Power on/off control signal output to the regulator IC
41
FL_RESET
O
System reset signal output to the FL driver    "L": reset
42
OCSW
I
Disc slot in/out detection switch input terminal
43
MTK XRST
O
System reset signal output to the servo DSP    "L": reset
44
P_CONT2
O
Power on/off control signal output to the regulator IC and power supply circuit
45
DEVICE
I
Fixed at "H" in this set (TI)
46
CE
-
Not used
47
DRIVE_RST
O
Reset signal output to the power driver    "L": reset
48
DRIVE_OCP
I
Shut down state input from the power driver    "L": shut down
Ver. 1.1
86
HCD-X1
Pin No.
Pin Name
I/O
Description
49
OVERFLOW1
I
Over flow status 1 input stream processor
50
OVERFLOW2
I
Over flow status 2 input stream processor
51 to 53
DAMP LATCH1 to
DAMP LATCH3
O
Latch control signal output to the stream processor
54
DAMP INIT
O
Reset signal output to the stream processor    "L": reset
55
DAMP SOFT MUTE
O
Soft muting on/off control signal output to the stream processor    "L": muting on
56, 57
-
-
Not used
58
DSP_ACK
I
Acknowledge signal input from the DSP
59
DSP_GP9
I
Read ready signal input from the DSP
60
DSP_XRST
O
System reset signal output to the DSP    "L": reset
61
DSP_HCE
O
Chip select signal output to the DSP
62
VCC
-
Power supply terminal (+3.3V)
63
DSP_BST
O
Boot strap signal output to the DSP
64
VSS
-
Ground terminal
65
DSP_PM
O
PLL initialize signal output to the DSP
66
DIR RST
O
System reset signal output to the digital audio interface receiver
67
DIR HCE
O
Chip enable signal output to the digital audio interface receiver
68
DIR RERR
I
PLL lock error signal and data error flag input from the digital audio interface receiver
69
DIR XSTATE
I
Source clock selection monitor input from the digital audio interface receiver
70
DTR HDOUT
I
Read data input from the digital audio interface receiver
71
DSP_SKIP
O
Write signal output to the DSP
72
AD_RST
O
System reset signal output to the A/D converter
73
ATT
O
Muting on/off control signal output terminal
74
KEY INT
I
Wake up signal input terminal by front panel key pressing
75
RDS-CLK
I
RDS serial data transfer clock signal input from the tuner unit
Used for the AEP, UK and Russian models
76
RDS-DATA
I
RDS serial data input from the tuner unit
Used for the AEP, UK and Russian models
77
PLL-CLK
O
PLL serial data transfer clock signal output to the tuner unit
78
PLL-DO
O
PLL serial data output to the tuner unit
79
PLL-CE
O
PLL serial chip enable signal output to the tuner unit
80
PLL-DI
I
PLL serial data input from the tuner unit
81, 82
AV SELECT 0,
AV SELECT 1
O
Audio/video input selection signal output terminal
83, 84
AV SELECT 2,
AV SELECT 3
O
Video muting signal output terminal
85
TUNED
I
Tuning detection signal input from the tuner unit    "L": tuned
86 to 91
-
-
Not used
92
DESTINATION
I
Setting terminal for the destination
93
MODEL
I
Setting terminal for the model
94, 95
KEY2, KEY1
I
Front panel key input terminal (A/D input)
96
VSS
-
Ground terminal
97
KEY0
I
Front panel key input terminal (A/D input)
98
VREF
I
Reference voltage (+3.5V) input terminal
99
VCC
-
Power supply terminal (+3.3V)
100
-
-
Not used
87
HCD-X1
MAIN BOARD  IC506  CXD9862R (DSP)
Pin No.
Pin Name
I/O
Description
1
VSS
-
Ground terminal
2
XRST
I
System reset signal input from the system controller    "L": reset
3
EXTIN
I
Master clock signal input terminal    Not used
4
LRCKI3
I
L/R sampling clock signal (44.1 kHz) input terminal    Not used
5
VDDI
-
Power supply terminal (+1.8V)
6
BCKI3
I
Bit clock signal (2.8224 MHz) input terminal    Not used
7
PLOCK
O
PLL lock signal output terminal    Not used
8
VSS
-
Ground terminal
9
MCLK1
I
System clock input terminal (13.9 MHz)
10
VDDI
-
Power supply terminal (+1.8V)
11
VSS
-
Ground terminal
12
MCLK2
O
System clock output terminal (13.9 MHz)
13
MS
I
Master/slave setting terminal    "L": internal clock, "H": external clock    Fixed at "L" in this set
14
SCKOUT
O
Master clock signal output to the stream processor
15
LRCKI1
I
L/R sampling clock signal (44.1 kHz) input from the digital audio interface receiver or servo DSP
16
VDDE
-
Power supply terminal (+3.3V)
17
BCKI1
I
Bit clock signal (2.8224 MHz) input from the digital audio interface receiver or servo DSP
18
SDI1
I
Audio serial data input from the digital audio interface receiver
19
LRCKO
O
L/R sampling clock signal (44.1 kHz) output to the stream processor
20
BCKO
O
Bit clock signal (2.8224 MHz) output to the stream processor
21
VSS
-
Ground terminal
22
KFSIO
I
Audio clock signal input from the digital audio interface receiver or servo DSP
23 to 25
SDO1 to SDO3
O
Audio serial data output to the stream processor
26
SDO4
O
Audio serial data output terminal    Not used
27
SPDIF
O
SPDIF signal output terminal    Not used
28
LRCKI2
I
L/R sampling clock signal (44.1 kHz) input from the digital audio interface receiver or servo DSP
29
BCKI2
I
Bit clock signal (2.8224 MHz) input from the digital audio interface receiver or servo DSP
30
SDI2
I
Audio serial data input from the A/D converter or servo DSP
31
VSS
-
Ground terminal
32
HACN
O
Acknowledge signal output to the system controller
33
HDIN
I
Serial data input from the system controller
34
HCLK
I
Serial data transfer clock signal input from the system controller
35
HDOUT
O
Serial data output to the system controller
36
HCS
I
Chip select input from the system controller
37
GP12
I
Write signal input from the system controller
38
GP13
O
SD-RAM chip enable output terminal    Not used
39
GP14
O
Row address strobe signal output terminal    Not used
40
VDDI
-
Power supply terminal (+1.8V)
41
VSS
-
Ground terminal
42
GP15
O
Column address strobe signal output terminal    Not used
43
OE0
O
Output terminal of data input/output mask    Not used
44
CS0
O
Chip select signal output to the S-RAM
45
SW0
O
Write enable signal output to the S-RAM
46
VDDE
-
Power supply terminal (+3.3V)
47
WMD1
I
External memory wait mode setting terminal    Fixed at "H" in this set
88
HCD-X1
Pin No.
Pin Name
I/O
Description
48
VSS
-
Ground terminal
49
WMD0
I
External memory wait mode setting terminal    Fixed at "H" in this set
50
PAGE2
O
External memory page selection signal output terminal    Not used
51
VSS
-
Ground terminal
52, 53
PAGE1, PAGE0
O
External memory page selection signal output terminal    Not used
54
BOOT
I
Boot mode control signal input terminal    Not used
55
TST1
O
Output terminal for the test    Not used
56
BST
I
Boot strap signal input terminal
57
MOD1
I
Operation mode setting terminal    "L": enhanced mode, "H": normal mode
Fixed at "H" in this set
58
MOD0
I
Operation mode setting terminal    "L": single chip mode, "H": can not use
Fixed at "L" in this set
59
EXLOCK
I
PLL lock error signal and data error flag input from the digital audio interface receiver
60
VDDI
-
Power supply terminal (+1.8V)
61
VSS
-
Ground terminal
62, 63
A17, A16
O
Address signal output terminal    Not used
64 to 66
A15 to A13
O
Address signal output to the S-RAM
67
GP10
O
Not used
68
GP9
O
Read ready signal output to the system controller
69
GP8
I
PCM audio data input from the digital audio interface receiver
70
VDDI
-
Power supply terminal (+1.8V)
71
VSS
-
Ground terminal
72 to 75
D15 to
D12
I/O
Two-way data bus with the S-RAM
76
VDDE
-
Power supply terminal (+3.3V)
77 to 80
D11 to
D8
I/O
Two-way data bus with the S-RAM
81
VSS
-
Ground terminal
82 to 85
A9, A12 to A10
O
Address signal output to the S-RAM
86
TDO
O
Simplicity emulation data output terminal    Not used
87
TMS
I
Simplicity emulation data input start and end terminal    Not used
88
XTRST
I
Simplicity emulation non-sync break signal input terminal    Not used
89
TCK
I
Simplicity emulation clock signal input terminal    Not used
90
TDI
I
Simplicity emulation data input terminal    Not used
91
VSS
-
Ground terminal
92 to 97
A8 to A3
O
Address signal output to the S-RAM
98, 99
D7, D6
I/O
Two-way data bus with the S-RAM
100
VDDI
-
Power supply terminal (+1.8V)
101
VSS
-
Ground terminal
102 to 105
D5 to D2
I/O
Two-way data bus with the S-RAM
106
VDDE
-
Power supply terminal (+3.3V)
107, 108
D1, D0
I/O
Two-way data bus with the S-RAM
109, 110
A2, A1
O
Address signal output to the S-RAM
111
VSS
-
Ground terminal
112
A0
O
Address signal output to the S-RAM
113
PM
I
PLL initialize signal input from the system controller
114, 115
SDI3, SDI4
I
Audio serial data input from the servo DSP
116
SYNC
I
Sync/non-sync setting terminal    "L": sync, "H": non-sync    Fixed at "H" in this set
Page of 116
Display

Click on the first or last page to see other DAV-X1 / HCD-X1 service manuals if exist.