DOWNLOAD Sony CDX-4480ESP Service Manual ↓ Size: 1.05 MB | Pages: 47 in PDF or view online for FREE

Model
CDX-4480ESP
Pages
47
Size
1.05 MB
Type
PDF
Document
Service Manual
Brand
Device
Car Audio
File
cdx-4480esp.pdf
Date

Sony CDX-4480ESP Service Manual ▷ View online

– 21 –
• IC501 CXD2548R (DIGITAL SERVO, DIGITAL SIGNAL PROCESSOR)
Pin No.
Pin Name
I/O
Pin Description
1
SYSM
I
System mute input (Not used.)
2
RMUT1
O
R-ch, “0” detection output. (“H” : ON, “L” : OFF) (Not used.)
3
LMUT2
O
L-ch, “0” detection output. (“H” : ON, “L” : OFF) (Not used.)
4
CKOUT
O
Master clock frequency division output (Not used.)
5
VDD0
Digital power supply
6
SBSO
O
Serial output of sub-P to W. (Not used.)
7
EXCK
I
Clock input for SBSO read output. (Not used.)
8
SQCK
I
Clock input for SQSO read output.
9
SQSO
O
SubQ 80 bit, PCM peak and level data 16 bit output.
10
SENS
O
SENS output. Output to CPU.
11
SCLK
I
Clock input for SENS real data read.
12
DATA
I
Serial data input from CPU.
13
XLAT
I
Latch input from CPU. Latch serial data at the falling edge.
14
CLOK
I
Serial data transfer clock input from CPU.
15
XRST
I
System reset (“L” : Reset)
16
ACDT
O
Not used.
17
PWM1
I
External control input of spindle motor.
18
XLON
O
Microcomputer extension interface (Output) (Not used.)
19
SPOA
I
Microcomputer extension interface (Input A) (Not used.)
20
WFCK
O
WFCK (Write Flame Clock) output
21
GTOP
O
GTOP output
22
XUGF
O
XUGF output (Not used.)
23
XPCK
O
XPLCK output (Not used.)
24
GFS
O
GFS output
25
RFCK
O
RFCK output
26
C2PO
O
C2PO output (Not used.)
27
XROF
O
XROF output
28
SCOR
O
“H” output at either detection, sub code sync S0 or S1.
29
MNT0
O
MNT0 output (Not used.)
30
MNT1
O
MNT1 output (Not used.)
31
MNT3
O
MNT3 output (Not used.)
32
VSS1
Digital GND
33
DOUT
O
Digital-Out output
34
ATSK
I
For anti-shock.
35
MIRR
O
Mirror signal output (Not used.)
36
DFCT
O
Diffect signal output (Not used.)
37
FOK
O
Focus OK signal output
38
VDD1
Digital power supply
39
VPCO1
O
Charge pump output for wideband EFM PLL.
40
VPCO2
O
VCO2 charge pump output for wideband EFM PLL.
41
VCK.I
I
VCO2 oscillator input for wideband EFM PLL.
42
V16M
O
VCO2 oscillator output for wideband EFM PLL.
43
VCTL
I
VCO2 control input for wideband EFM PLL.
44
PCO
O
Charge pump output for master PLL.
45
FILO
O
Filter output for master PLL (Slave = digital PLL).
46
FILI
I
Filter input for master PLL.
47
AVSS4
Analog GND
48
CLTV
I
VCO control voltage input for master.
49
AVDD4
Analog power supply
50
RFAC
I
EFM signal input
51
BIAS
I
Asymmetry circuit constant current input
52
ASY.I
I
Asymmetry comparate voltage input
– 22 –
Pin No.
Pin Name
I/O
Pin Description
53
ASY.O
O
EFM full-swing output (“L” : VSS, “H” : VDD)
54
VC
I
Center voltage input
55
FE
I
Focus error signal input
56
SE
I
Sled error signal input
57
TE
I
Tracking error signal input
58
CE
I
Center error signal input
59
RFDC
I
RF signal input
60
RFC
I
Condenser connection pin for LPF time constant of RF signal.
61
ADIO
O
OP amplifier output (Not used.)
62
AVSS3
Analog GND
63
IGEN
I
Current source reference resistor connection for OP amplifier.
64
AVDD3
Analog power supply
65, 66
TES2, 3
I
TEST pin (Fixed at “L”.)
67
VSS2
Digital GND
68
TEST
I
TEST pin (Fixed at “L”.)
69
SFDR
O
Sled drive output
70
SRDR
O
Sled drive output
71
TFDR
O
Tracking drive output
72
TRDR
O
Tracking drive output
73
FFDR
O
Focus drive output
74
FRDR
O
Focus drive output
75
VDD2
Digital power supply
76
COUT
O
Track number count signal output (Not used.)
77
LOCK
O
Not used.
78
MDS
O
Servo control output of spindle motor. (Not used.)
79
MDP
O
Servo control output of spindle motor.
80
SSTP
I
Disc most inner track detection signal input
81
FSTO
O
2/3 frequency division output of pins 103 and 104.
82
FSTI
I
Reference clock input for digital servo.
83
XTSL
I
X’tal select input (“L” : 16.9344 MHz)
84
C4M
O
4.2336 MHz output
85
WDCK
O
D/A interface. Word clock f = 2Fs
86
VDD3
Digital power supply
87
LRCK
O
D/A interface. LR clock f = Fs
88
LRCKI
I
LR clock input to DAC. (48 bit slot) (Not used.)
89
PCMD
O
D/A interface. Serial data (2’s COMP, MSB first)
90
PCMDI
I
Audio data input to DAC. (48 bit slot) (Not used.)
91
BCK
O
D/A interface. Bit clock
92
BCKI
I
Bit clock input to DAC. (48 bit slot) (Not used.)
93
EMPH
O
Not used.
94
EMPHI
I
De-emphasis ON/OFF of DAC. (“H” : ON, “L” : OFF) (Not used.)
95
VSS3
Digital GND
96
AVSS1
L-ch, Analog GND.
97
AVDD1
L-ch, Analog power supply.
98
AOUT1
O
L-ch, Analog output. (Not used.)
99
AIN1
I
L-ch, OP amplifier input. (Not used.)
100
LOUT1
O
L-ch, LINE output. (Not used.)
101
AVSS1
L-ch, Analog GND.
102
XVDD
Analog power supply for master clock.
103
XTAI
I
X’tal oscillator input of master clock (16.9344 MHz).
104
XTAO
O
X’tal oscillator output of master clock. (Not used.)
105
XVSS
Analog GND for master clock.
106
AVSS2
R-ch, Analog GND.
– 23 –
Pin No.
Pin Name
I/O
Pin Description
107
ROUT2
O
R-ch, LINE output. (Not used.)
108
AIN2
I
R-ch, OP amplifier input. (Not used.)
109
AOUT2
O
R-ch, Analog output. (Not used.)
110
AVDD2
R-ch, Analog power supply.
111
AVSS2
R-ch, Analog GND.
112
VSS0
Digital GND
– 24 –
• IC801 MB90574PFV-G-111 (SYSTEM CONTROL)
Pin No.
Pin Name
I/O
Pin Description
1
LD ON
O
Laser power ON/OFF control output (Connected to GND.)
2
FOK
I
Focus signal detection input (Not used in this set.)
3
XLAT25
O
CD signal process latch output (Not used in this set.)
4
DATA25
O
CD signal serial data output (Not used in this set.)
5
XRSRO
O
Reset output to CD signal process IC. (Not used in this set.)
6
GFS
I
GFS signal detection input (Connected to GND.)
7
NIL
Connect to GND.
8
VCC
Power supply pin (+5 V)
9
PLL SI
I
PLL data input
10
PLL SO
O
PLL data output
11
PLL CKO
O
PLL clock output
12
NOSE/FI
I
Front panel detachable detection input (Connected to GND.)
13
LCD SO/FO
O
LCD serial data output
14
LCD CKO
O
LCD serial clock output
15
BEEP
O
BEEP output
16
DBMOD2
O
D-BASS mode setting output
17
SQSI
I
Sub Q data input (Connected to GND.)
18
NIL
Connect to GND.
19
SQCKO
O
Sub Q read clock output (Not used in this set.)
20
UNI SI
I
Bus system serial interface input
21
UNI SO
O
Bus system serial interface output
22
UNI CKI/O
I/O
Bus system serial clock input/output
23
C OUT
I
Track jump number count input (Connected to GND.)
24
SIRCS
I
Remote commander input
25
SRDT
I
CD-TEXT data input (Connected to GND.)
26
NIL
Connect to GND. (Not used in this set.)
27
SCLK
O
CD-TEXT data read clock output (Not used in this set.)
28
CLOK25
O
CD signal process serial clock output (Not used in this set.)
29
SYSRST
O
System reset output
30
DEEM
O
Emphasis output (Not used in this set.)
31
DBMOD1
O
D-BASS mode setting output
32
MD ON
O
CD mechanism deck power control output (Not used in this set.)
33
VSS
GND
34
C
Power stabilization capacitor pin
35
CD ON
O
CD power control output (Not used in this set.)
36
BUS ON
O
Bus ON control output
37
AD ON
O
Power control output of A/D conversion.
38
DVCC
D/A converter VREF input
39
DVSS
GND of D/A converter.
40
TEST
I
Test mode setting detection initial input
41
VOL CE
O
Main volume serial chip enable output
42
AVCC
Analog power supply pin (+5 V)
43
AVRH
A/D converter VREF+ input
44
AVRL
A/D converter VREF- input
45
AVSS
Analog GND
46 – 48
KEY IN0 – 2
I
Key input 0 – 2
49
RC IN0
I
Rotary commander input 0
50, 51
NIL
Connect to GND.
52
MPDH
I
Tuner multi-path input (Connected to GND.)
53
S-METER
I
S-Meter voltage detection input
54
VCC
Power supply pin (+5 V)
55
AMP MUTE
O
Power amplifier attenuate control output
Page of 47
Display

Click on the first or last page to see other CDX-4480ESP service manuals if exist.