DOWNLOAD LG 55LM960V (CHASSIS:LD23E) Service Manual ↓ Size: 12.41 MB | Pages: 119 in PDF or view online for FREE

Model
55LM960V (CHASSIS:LD23E)
Pages
119
Size
12.41 MB
Type
PDF
Document
Service Manual
Brand
Device
TV / LCD
File
55lm960v-chassis-ld23e.pdf
Date

LG 55LM960V (CHASSIS:LD23E) Service Manual ▷ View online

ATSC Half NIM
DIF
SIF
Parallel TS
System
Demux
Audio DSP
Multi-STD
Audio Decoder
BTSC AFE
10b@18.432MHz
w/ PLL
1ch L/R
Audio-ADC
24b@48KHz
GBB AFE
1ch@30MHz
w/ PLL
Global Baseband
V/Q, DVB-T/C
CVBS(6ch)
Component(2ch)
3ch Video 
AFE
10b@165MHz
w/ LLPLL
PC-RGB
HDMI-Rx 1.4
(1-port PHY)
3D, ARC, 4kx2k
HDMI(1ch)
Capture
Block
(3CH)
AAD
(THAT)
Audio Codec1
(Digital Part)
Mu
x
Analog Chip
Digital Chip
Audio L/R (5-ch)
SW
I2S(stero)
Sound
DSP
I2S
SPDIF
Video Decoder
(
Dual HD
)
CVBS AFE(2-ch)
12b@54MHz
12 : CVBS
Mu
x
12
Diplay
Engine
MC NR,
Vertical MC IPC
Scaler, PE
OSD, VCR
LVDS
H.264 Encoder
SD upto 480p
12
PHY
(3-port)
USB2.0
Host (x3)
DDR3-PHY
DDR3(x16) * 3
Ethernet
MAC
eMMC
Controller
CPU
Dual C-A9 (1GHz)
Graphic 
Engine
2D-VG / 3D Open-ES2.0
Audio
10(data)+1(en)+5(gc)
4(val, err, clk, sop)
+8 (data)
I2C
I2C
6(gbb, l9da)
I2C
(Headphone)
Digital
Audio
Output
LVDS
LVDS
Video
LVDS
Video
OSD
LVDS
Audio PLL
w/ DCO
I2S (mono)
3(lrck, lrch, sck)
I2C
SW
SW
3D or UD
Data bridge
1 (ARC data)
ARC 
(1ch)
I2S or SPDIF
8
Audio Clocks
9
1ch mono
Audio-ADC
24b@48KHz
Audio Codec0
(Digital Part)
Mu
x
LVDS
interrupt
3(hdmi, 3ch, gbb)
3(lrck, lrch, sck)
Audio
HDMI
(1-Link)
I2S
Tuner_CVBS
L9 Block diagram
CPU
xi_main
1 Ghz
DDR3PLL
xo_main
1.6Ghz
DDR3PLL1
1.6Ghz
24Mhz
DDR3PLL2
0   1
0   1
0   1
CT 
R
1/2
1/5
1.6Gh 
z
1.6Ghz
Memory Controller
Memory Controller
Memory Controller
800Mhz
800Mhz
Video/Audio Block
CPU peripherial
dcoin_clk
DCO
DCO
200Mhz
200Mhz
Glitch-free logic
between
de_dco_out and
sdec_dco_out
de_dco_ou 
t
sdec_dco_o 
ut
0   1
CT 
R
DISPLL
u_DPLL
udnt_buf_dpll_fin
disp_fout
Clock Divide & Reset 
generation w/ test logic
DE
TE
sclk
27Mhz
27Mhz
27Mhz
27Mhz
2 port USB PHY
1 port USB PHY
30/48Mhz
30/48 Mhz
i_core800_clk
i_core320_clk
i_m01_ddrclk
i_m2_ddrclk
u_crg
Clock Divide & Reset  generation 
w/ test logic
Clock Divide & Reset  generation 
w/ test logic
Clock Divide & Reset  generation 
w/ test logic
Clock Divide & Reset  generation 
w/ test logic
Clock Divide & Reset  generation 
w/ test logic
USB controller
About 220 internally generated clocks
SSC setting
- 0xFD3001CC
- 0xFD3001D0
SSC setting
- 0xFD3001C4
- 0xFD3001D8
SSC setting
-
0xFD300108 
-
0xFD30010C
SSC setting
- 0xFD3001D4
- 0xFD3001D8
L9 Block diagram
Appendix. Block Diagram for Edge/ALEF Backlight
XXLM960V 
ALEF LED Backlight]
SPI/Vsync
FHD@240Hz
Quad-Link 
HF mini-LVDS
8
SoC
TCON
(240Hz)
FRC-III
3D
Chip
Main
FRC
LED BLU control
LED BLU control
FHD@60Hz
Dual-Link LVDS For Video
FHD@60Hz
Dual-Link LVDS For OSD
V by One
IC401
LG5812B
IC100
LG1122A
DDR0_DATA[0~15]
IC200 DDR0
TXP 0~7
DDR0_A[0~12]
DDR1_DATA[0~15]
DDR1_A[0~12]
IC201 DDR1
RXAP 0~4
RXAN 0~4
RXBP 0~4
RXBN 0~4
51Pin LVDS
TXN 0~7
80Pin mini LVDS
LLV0~6P/N
LRV0~6P/N
RRV0~6P/N
RRV0~6P/N
Interconnection - 1
1
Main PCB
2
LED driver
3
WIFI ASSY
4
RF MOTION ASSY
5
IR Key PCB
6
FRC ASSY 
[PCBs]
XXLM960V-ZB
PSU 
7
1
2
5
6
7
3
4
Page of 119
Display

Click on the first or last page to see other 55LM960V (CHASSIS:LD23E) service manuals if exist.