DOWNLOAD Sony MDS-S38 / MDS-S39 / MDS-S707 Service Manual ↓ Size: 5.83 MB | Pages: 66 in PDF or view online for FREE

Model
MDS-S38 MDS-S39 MDS-S707
Pages
66
Size
5.83 MB
Type
PDF
Document
Service Manual
Brand
Device
Audio
File
mds-s38-mds-s39-mds-s707.pdf
Date

Sony MDS-S38 / MDS-S39 / MDS-S707 Service Manual ▷ View online

— 63 —
+
1
2
3
4
5
6
7
8
9
31
30
29
28
27
26
25
24
23
13.2k
2.35k
2.35k
13.2k
13.2k
V
CC
10
11
12
13
22
21
20
19
36
35
34
33
32
16
17
18
14
15
+
+
+
+
+
+
+
+
+
V
EE
LINE02
PMUTE
LINE01
MUTE
LINE/MIC
+D/A1
+D/A1
+D/AO1
LP1N1
LPOUT1
GND1
LPOUT2
LPIN2
D/AO2
–D/A2
+D/A2
V
CC
V
DD
+
LINE1
V
EE
MIC1
SW01
SWI1
–A/D1
INV1
+A/D1
A/DREF
VREF
+A/D2
INV2
–A/D2
SWI2
SWO2
MIC2
GND2
LINE2
IC101  CXA8065S
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
INRP
INRM
REFI
AVDD
AVSS
APD
NU
NU
TEST1
LRCK1
BCK1
ADDT
V35A
VSS1 (LF)
MCKI
DPD
VSS2(LF)
INIT
MODE
SHIFT
LATCH
256CK
V35D
VSS2
512CK
BCK2
DADT
LRCK2
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
INLP
INLM
REFO
LVSS
LVDD
AVSS(LF)
NU
NU
VSS1(LF)
TEST3
TEST2
VSS1
VDD1
VDD1
VDD2
L1
AVDDL
L2
AVSSL
XVSS
XIN
XOUT
XVDD
AVSSR
R2
AVDDR
R1
VDD2
MODULATOR
MODULATOR
DECIMATION
FILTER
DECIMATION
FILTER
LOW CUT
FILTER
LOW CUT
FILTER
VOLTAGE
REFERENCE
I/O
I/O
ATT
PLM
OVER
SAMP
FILTER
MOIZE
SHAPER
CPU
INTERFACE
+
+
ATT
PLM
OVER
SAMP
FILTER
NOIZE
SHAPER
IC201  CXD8607N
IC311  LB1641
10
9
8
7
6
5
4
3
PRE
DRIVER
INPUT LOGIC BLOCK
GND
OUT1
P1
VZ
IN1
IN2
V
CC
1
V
CC
2
P2
OUT2
2
1
— 64 —
1
+
12
DELAY
CIRCUIT
VREF
DELAY
CIRCUIT
3.3V
PH5
STBY
V
CC
ANA5
SYS3.3
BACK
AC
CD1
P. DOWN
GND
CD2
S. RESET
+
+
+
+
+
2
3
4
5
6
7
8
9
10
11
IC501  LA5620
2
5
5k
+
27k
OVERCURRENT
LIMITTER
OVERHEAT
PROTECTION
REFERENCE
VOLTAGE
GND
ON/OFF
IN
REFERENCE
VOLTAGE
OUT
3
4
1
IC310  M5293L
— 65 —
6-10. IC PIN FUNCTIONS
• IC101 RF Amplifier (CXA2523R)
Pin No.
Pin Name
I/O
Function
1
2
3
4 to 9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
I
J
VC
A to F
PD
APC
APCREF
GND
TEMPI
TEMPR
SWDT
SCLK
XLAT
XSTBY
F0CNT
VREF
EQADJ
3TADJ
Vcc
WBLADJ
TE
CSLED
SE
ADFM
ADIN
ADAGC
ADFG
AUX
FE
ABCD
BOTM
PEAK
RF
RFAGC
AGCI
COMPO
COMPP
ADDC
OPO
OPN
RFO
MORFI
MORFO
I
I
O
I
I
O
I
I
O
I
I
I
I
I
O
I/O
I/O
I/O
O
O
O
I
O
O
O
O
O
O
O
I
O
I
I/O
O
I
O
I
O
I-V converted RF signal I input
I-V converted RF signal J input
Middle point voltage (+1.5V) generation output
Signal input from the optical pick-up detector
Light amount monitor input
Laser APC output
Reference voltage input for setting laser power
Ground
Temperature sensor connection
Reference voltage output for the temperature sensor
Serial data input from the CXD2652AR
Serial clock input from the CXD2652AR
Latch signal input from the CXD2652AR
“L”: Latch
Stand by signal input
“L”: Stand by
Center frequency control voltage input of BPF22, BPF3T, EQ from the CXD2652AR
Reference voltage output (Not used)
Center frequency setting pin for the internal circuit EQ
Center frequency setting pin for the internal circuit BPF3T
+3V power supply
Center frequency setting pin for the internal circuit BPF22
Tracking error signal output to the CXD2652AR
External capacitor connection pin for the sled error signal LPF
Sled error signal output to the CXD2652AR
FM signal output of ADIP
ADIP signal comparator input
ADFM is connected with AC coupling
External capacitor connection pin for AGC of ADIP
ADIP duplex signal output to the CXD2652AR
I
3
 signal/temperature signal output to the CXD2652AR
(Switching with a serial command)
Focus error signal output to the CXD2652AR
Light amount signal output to the CXD2652AR
RF/ABCD bottom hold signal output to the CXD2652AR
RF/ABCD peak hold signal output to the CXD2652AR
RF equalizer output to the CXD2652AR
External capacitor connection pin for the RF AGC circuit
Input to the RF AGC circuit
The RF amplifier output is input with AC coupling
User comparator output (Not used)
User comparator input (Fixed at “L”)
External capacitor pin for cutting the low band of the ADIP amplifier
User operation amplifier output (Not used)
User operation amplifier inversion input (Fixed at “L”)
RF amplifier output
Groove RF signal is input with AC coupling
Groove RF signal output
• Abbreviation
APC: Auto Power Control
AGC: Auto Gain Control
— 66 —
• IC121 Digital Signal Processor, Digital Servo Signal Processor, EFM/ACIRC Encoder/Decoder,
Shock-proof Memory Controller, ATRAC Encoder/Decoder, 2M Bit DRAM (CXD2652AR)
Function
Pin No.
Pin Name
I/O
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29 to 32
33
34 to 38
39
40
41
42
43
44
45
MNT0 (FOK)
MNT1 (SHCK)
MNT2 (XBUSY)
MNT3 (SLOC)
SWDT
SCLK
XLAT
SRDT
SENS
XRST
SQSY
DQSY
RECP
XINT
TX
OSCI
OSCO
XTSL
TEST G
DVSS
DIN
DOUT
ADDT
DADT
LRCK
XBCK
FS256
DVDD
A03 to A00
A10
A04 to A08
A11
DVSS
XOE
XCAS
A09
XRAS
XWE
O
O
O
O
I
I (S)
I (S)
O (3)
O (3)
I (S)
O
O
I
O
I
I
O
I
I
O
I
O
O
O
O
O
O
O
O
O
O
O
O
O
FOK signal output to the system control
“H” is output when focus is on
Track jump detection signal output to the system control
Monitor 2 output to the system control
Monitor 3 output to the system control
Writing data signal input from the system control
Serial clock signal input from the system control
Serial latch signal input from the system control
Reading data signal output to the system control
Internal status (SENSE) output to the system control
Reset signal input from the system control
“L”: Reset
Subcode Q sync (SCOR) output to the system control
“L” is output every 13.3 msec. Almost all, “H” is output
Digital In U-bit CD format subcode Q sync (SCOR) output to the system control
“L” is output every 13.3 msec
Almost all, “H” is output
Laser power switching input from the system control
“H”: Recording, “L”: Playback
Interrupt status output to the system control
Recording data output enable input from the system control
System clock input (512Fs=22.5792 MHz)
System clock output (512Fs=22.5792 MHz) (Not used)
System clock frequency setting
“L”: 45.1584 MHz, “H”: 22.5792 MHz (Fixed at “H”)
Test input
Ground (Digital)
Digital audio input (Optical input)
Digital audio output (Optical output)
Data input from the A/D converter
Data output to the D/A converter
LR clock output for the A/D and D/A converter (44.1 kHz)
Bit clock output to the A/D and D/A converter (2.8224 MHz)
11.2896 MHz clock output (Not used)
+3V power supply (Digital)
DRAM address output
Ground (Digital)
Output enable output for DRAM
CAS signal output for DRAM
Address output for DRAM
RAS signal output for DRAM
Write enable signal output for DRAM
* I (S) stands for Schmidt input, I (A) for analog input, O (3) for 3-state output, and O (A) for analog output in the column I/O
Page of 66
Display

Click on the first or last page to see other MDS-S38 / MDS-S39 / MDS-S707 service manuals if exist.