DOWNLOAD Sony HTP-2000 / HT-SL700 / STR-KSL700 Service Manual ↓ Size: 4.09 MB | Pages: 46 in PDF or view online for FREE

Model
HTP-2000 HT-SL700 STR-KSL700
Pages
46
Size
4.09 MB
Type
PDF
Document
Service Manual
Brand
Device
Audio
File
htp-2000-ht-sl700-str-ksl700.pdf
Date

Sony HTP-2000 / HT-SL700 / STR-KSL700 Service Manual ▷ View online

29
STR-KSL700
IC Pin Function Description
DIGITAL BOARD  IC1501  CXD9702BQ (AUDIO DIGITAL SIGNAL PROCESSOR)
Pin No.
Pin Name
I/O
Description
1
VSS
Ground terminal
2
XRST
I
System reset signal input from the system controller    “L”: reset
3
EXTIN
I
Master clock signal input terminal    Not used
4
LRCKI3
I
L/R sampling clock signal input terminal    Not used
5
VDDI
Power supply terminal (+2.6V)
6
BCKI3
I
Bit clock signal input terminal    Not used
7
PLOCK
O
Internal PLL lock signal output terminal    Not used
8
VSS
Ground terminal
9
MCLK1
I
System clock input terminal (13.9 MHz)
10
VDDI
Power supply terminal (+2.6V)
11
VSS
Ground terminal
12
MCLK2
O
System clock output terminal (13.9 MHz)
13
MS
I
Master/slave setting terminal    “L”: internal clock, “H”: external clock
Fixed at “L” in this set
14
SCKOUT
O
Internal system clock output to the D/A converter
15
LRCKI1
I
L/R sampling clock signal input from the digital audio interface receiver
16
VDDE
Power supply terminal (+3.3V)
17
BCKI1
I
Bit clock signal input from the digital audio interface receiver
18
SDI1
I
Audio serial data input from the A/D converter
19
LRCKO
O
L/R sampling clock signal output to the D/A converter
20
BCKO
O
Bit clock signal output to the D/A converter
21
VSS
Ground terminal
22
KFSIO
I
Audio clock signal input from the digital audio interface receiver
23 to 25
SDO1 to SDO3
O
Audio serial data output to the D/A converter
26
SDO4
O
Audio serial data output terminal    Not used
27
SPDIF
O
SPDIF signal output terminal    Not used
28
LRCKI2
I
L/R sampling clock signal input from the digital audio interface receiver
29
BCKI2
I
Bit clock signal input from the digital audio interface receiver
30
SDI2
I
Audio serial data input from the digital audio interface receiver
31
VSS
Ground terminal
32
HACN
O
Acknowledge signal output to the system controller
33
HDIN
I
Serial data input from the system controller
34
HCLK
I
Serial data transfer clock signal input from the system controller
35
HDOUT
O
Serial data output to the system controller
36
HCS
I
Chip select input from the system controller
37
GP12
I
Write signal input from the system controller
38
GP13
O
SD-RAM chip enable output terminal    Not used
39
GP14
O
Row address strobe signal output terminal    Not used
40
VDDI
Power supply terminal (+2.6V)
41
VSS
Ground terminal
42
GP15
O
Column address strobe signal output terminal    Not used
43
OE0
O
Output terminal of data input/output mask    Not used
44
CS0
O
Chip select signal output to the S-RAM
30
STR-KSL700
Pin No.
Pin Name
I/O
Description
45
WE0
O
Write enable signal output to the S-RAM
46
VDDE
Power supply terminal (+3.3V)
47
WMD1
I
External memory wait mode setting terminal    Fixed at “H” in this set
48
VSS
Ground terminal
49
WMD0
I
External memory wait mode setting terminal    Fixed at “H” in this set
50
PAGE2
O
External memory page selection signal output terminal    Not used
51
VSS
Ground terminal
52, 53
PAGE1, PAGE0
O
External memory page selection signal output terminal    Not used
54
BOOT
I
Boot mode control signal input terminal    Not used
55
TST1
O
Not used
56
BST
I
Boot strap signal input from the system controller    Not used
57
MOD1
I
Operation mode setting terminal    “L”: enhanced mode, “H”: normal mode
Fixed at “H” in this set
58
MOD0
I
Operation mode setting terminal    “L”: single chip mode, “H”: can not use
Fixed at “L” in this set
59
EXLOCK
I
PLL lock error signal and data error flag input from the digital audio interface receiver
60
VDDI
Power supply terminal (+2.6V)
61
VSS
Ground terminal
62, 63
A17, A16
O
Address signal output terminal    Not used
64 to 66
A15 to A13
O
Address signal output to the S-RAM
67
GP10
I
L/R sampling clock signal input terminal    Not used
68
GP9
O
Read ready signal output to the system controller
69
GP8
I
Channel status bit 1 input from the digital audio interface receiver
70
VDDI
Power supply terminal (+2.6V)
71
VSS
Ground terminal
72 to 75
D15 to D12
I/O
Two-way data bus with the S-RAM
76
VDDE
Power supply terminal (+3.3V)
77 to 80
D11 to D8
I/O
Two-way data bus with the S-RAM
81
VSS
Ground terminal
82 to 85
A9, A12 to A10
O
Address signal output to the S-RAM
86
TDO
O
Simplicity emulation data output terminal    Not used
87
TMS
I
Simplicity emulation data input start and end terminal    Not used
88
XTRST
I
Simplicity emulation non-sync break signal input terminal    Not used
89
TCK
I
Simplicity emulation clock signal input terminal    Not used
90
TDI
I
Simplicity emulation data input terminal    Not used
91
VSS
Ground terminal
92 to 97
A8 to A3
O
Address signal output to the S-RAM
98, 99
D7, D6
I/O
Two-way data bus with the S-RAM
100
VDDI
Power supply terminal (+2.6V)
101
VSS
Ground terminal
102 to 105
D5 to D2
I/O
Two-way data bus with the S-RAM
106
VDDE
Power supply terminal (+3.3V)
107, 108
D1, D0
I/O
Two-way data bus with the S-RAM
109, 110
A2, A1
O
Address signal output to the S-RAM
111
VSS
Ground terminal
112
A0
O
Address signal output to the S-RAM
31
STR-KSL700
Pin No.
Pin Name
I/O
Description
113
PM
I
PLL initialize signal input from the system controller
114, 115
SDI3, SDI4
I
Audio serial data input terminal    Not used
116
SYNC
I
Sync/non-sync setting terminal    “L”: sync, “H”: non-sync    Fixed at “H” in this set
117
TST2
I
Not used
118
GP11
I
Not used
119
TST3
I
Not used
120
VDDI
Power supply terminal (+2.6V)
32
STR-KSL700
DIGITAL BOARD  IC1601  MB90478PF-G-177-BNDE1 (SYSTEM CONTROLLER)
Pin No.
Pin Name
I/O
Description
1
DATAO
I
Audio serial data input from the digital audio interface receiver
2
GP9
I
Read ready signal input from the audio digital signal processor
3
BST
O
Boot strap signal output to the audio digital signal processor
4
HCS
O
Chip select signal output to the audio digital signal processor
5
HACN
I
Acknowledge signal input from the audio digital signal processor
6
XRST
O
System reset signal output to the audio digital signal processor    “L”: reset
7
PM
O
PLL initialize signal output to the audio digital signal processor
8
GP12
O
Write signal output to the audio digital signal processor
9
AK5380_ PDN
O
Power down signal output to the A/D converter    “H”: power down
10
AK4355_ CSN
O
Chip select signal output to the D/A converter
11
VSS
Ground terminal
12
AK4355_ PDN
O
Power down signal output to the D/A converter    “H”: power down
13
AK4355_ CDT
O
Serial data output to the D/A converter
14
AK4355_ CLK
O
Serial data transfer clock signal output to the D/A converter
15
CLK
O
Serial data transfer clock signal output to the tuner unit and electrical volume
16
DATA
O
Serial data output to the tuner unit and electrical volume
17
WOOFER RELAY
O
Relay drive signal output terminal (for sub woofer)    “H”: relay on
18
HDOUT
I
Serial data input from the audio digital signal processor
19
HDIN
O
Serial data output to the audio digital signal processor
20
HCLK
O
Serial data transfer clock signal output to the audio digital signal processor
21
F.MUTE
O
Audio muting on/off control signal output terminal    “H”: muting on
22
LATCH
O
Serial data latch pulse signal output to the electrical volume 
23
VCC5
Power supply terminal (+3.3V)
24
ANA/DIG
O
Analog/digital selection signal output terminal    “L”: analog, “H”: digital
25, 26
VIDEO-SW1,
VIDEO-SW2
O
Video input selection signal output to the video amplifier
27
FLASH2
O
Flash programming signal output terminal
28
FLASH1/SWDT
O
Flash programming signal output terminal
Serial data output terminal    Not used
29
SCLK
O
Serial data transfer clock signal output terminal    Not used
30
XSCEN
O
Chip enable signal output terminal    Not used
31
XRST
O
System reset signal output terminal    Not used
32
VIDEO-MUTE
O
Video muting on/off control signal output to the video amplifier
33
SCL
O
Serial data transfer clock signal output to the EEPROM
34
SDA
I/O
Two-way data bus with the EEPROM
35
AVCC
Power supply terminal (+3.3V)
36
AVRH
I
Reference voltage (+3.3V) input terminal
37
AVSS
Ground terminal
38 to 40
A/D0 to A/D2
I
Front panel key input terminal (A/D input)
41
A/D3
I
Key input terminal    Not used
42
VSS
Ground terminal
43
RDS SIGNAL
I
RDS signal input from the tuner unit (AEP and UK models only)
44
MODEL
I
Setting terminal for the model (A/D input)
45
VERSION
I
Setting terminal for the destination (A/D input)
Ver. 1.1
Page of 46
Display

Click on the first or last page to see other HTP-2000 / HT-SL700 / STR-KSL700 service manuals if exist.