DOWNLOAD Sharp HT-SB200 (serv.man2) Service Manual ↓ Size: 4.77 MB | Pages: 54 in PDF or view online for FREE

Model
HT-SB200 (serv.man2)
Pages
54
Size
4.77 MB
Type
PDF
Document
Service Manual
Brand
Device
Audio / Home Theatre
File
ht-sb200-sm2.pdf
Date

Sharp HT-SB200 (serv.man2) Service Manual ▷ View online

HT-SB200
7 – 6
IC604  RH-IXA229AW00 : System Microcomputer ( IXA229AW ) ( 2/3 )
PIN
NO.
NAME
INPUT/
OUTPUT
FORM
SOFT
PULL-UP
FUNCTION OUTLINE
PORT_TYPE
30
SRS_WDC
INPUT
CMOS INPUT/
OUTPUT
OFF
SRS_WDC
P1_2/KI2/AN10
31
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P1_1/KI1/AN9
32
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P1_0/KI0/AN8
33
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P3_1/TRB0
34
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P3_0/TRA0
35
POWER (DC RELAY)
OUTPUT
CMOS INPUT/
OUTPUT
OFF
MAIN POWER CONTROL.
H: POWER ON ; L: POWER OFF
P6_5/CLK1
36
KEY POWER
INPUT
CMOS INPUT/
OUTPUT
OFF
MAIN SET KEY (POWER)
P6_4
37
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P6_3
38
LVL_DETECT
INPUT ANALOG/
DIGITAL
CMOS INPUT/
OUTPUT
OFF
LEVEL DETECT
P0_7/AN0
39
NO USE
-
-
-
Port not connected
NC
40
NO USE
-
-
-
Port not connected
NC
41
AREA
INPUT ANALOG/
DIGITAL
CMOS INPUT/
OUTPUT
OFF
Destination setting
P0_6/AN1
42
KEY_1
INPUT ANALOG/
DIGITAL
CMOS INPUT/
OUTPUT
OFF
[A/D] Main set key input
P0_5/AN2
43
SYS_PROTECT
INPUT ANALOG/
DIGITAL
CMOS INPUT/
OUTPUT
OFF
System power abnormal detection
P0_4/AN3
44
VREF
INPUT
INPUT
-
Reference Voltage input port (connect to VCC)
P4_2/VREF
45
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P6_0/TRE0
46
AMP_PWDN
OUTPUT
CMOS INPUT/
OUTPUT
OFF
AMP PWR DOWN = set L during standby
Normal operation = set H
P6_2
47
AMP_RESET
OUTPUT
CMOS INPUT/
OUTPUT
OFF
AMP Reset  Set 'L' to reset AMP                              
Normal operation set 'H' 
P6_1
48
AMP_INT
INPUT
CMOS INPUT/
OUTPUT
OFF
AMP Interrupt
P0_3/AN4
49
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P0_2/AN5
50
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P0_1/AN6
51
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P0_0/AN7
52
NO USE
OUTPUT
CMOS INPUT/
OUTPUT
OFF
Fix “L”
P3_7/SS0
HT-SB200
7 – 7
IC604  RH-IXA229AW00 : System Microcomputer ( IXA229AW ) ( 3/3 )
Figure 7-5 BLOCK DIAGRAM OF IC
NO US
E
NO US
E
NO US
E
NO US
E
AM
P_
IN
T
AM
P_
R
ESET
AM
P_
PWDN
NO US
E
VR
EF
SYS_
PR
O
T
EC
T
KEY_
1
AR
EA
NO US
E
52
51
50
49
48
47
46
45
44
43
42
41
40
P
3_7/S
S
0
P
0_0/A
N
7
P
0_1/A
N
6
P
0_2/A
N
5
P
0_3/A
N
4
P6
_
1
P6
_
2
P
6_0/TR
E
0
P4
_
2
/VR
EF
P0
_
4
/AN
3
P0
_
5
/AN
2
P0
_
6
/AN
1
NC
NO USE
1
NC
NC
39
NO USE
SCL
2
P3_5/SCL/SSC
K
P0_7/AN0
38
LVL_DETECT
NO USE
3
P3_3/SSI
P6_3
37
NO USE
SDA
4
P3_4/SDA/SC
S
P6_4
36
KEY POWER
MODE
5
MODE
P6_5/CLK1
35
POWER (DC RELAY)
XCIN
6
P4_3/XCIN
P3_0/TRA0
34
NO USE
XCOUT
7
XCOUT
P3_1/TRB0
33
NO USE
RESET
8
RESET
P1_0/KI0/AN8
32
NO USE
XOUT
9
XOUT/P4_7
P1_1/KI1/AN9
31
NO USE
GND
10
VSS/AVSS
P1_2/KI2/AN10
30
SRS_WDC
XIN
11
P4_6/XIN
P6_7/INT3/RXD
29
SYS_STOP
VCC
12
VCC/AVCC
P6_6/INT2/TXD1
28
SRS_MUTE_B
NO USE
13
P2_7/TRDIOD
1
27
SRS_RSTB
P2
_
6
/T
R
D
IO
C
1
P2
_
5
/T
R
D
IO
B1
P2
_
4
/T
R
D
IO
A1
P2
_
3
/T
R
D
IO
D
0
P2
_
2
/T
R
D
IO
C
0
P2
_
1
/T
R
D
IO
B0
P2
_
0
/T
R
D
IO
A0
/T
R
D
CL
K
P
1
_7/T
R
A
I0/IN
T
1
P
1_6/C
LK
0
P
1_5/R
X
D
0/(TR
A
I0)/ 
(I
N
T
)
P1
_
4
/T
XD
0
P
1_3/K
I3/A
N
1
1
NC
14
15
16
17
18
19
20
21
22
23
24
25
26
LE
D
_C
LK
'PWR_LED_STBY 2
NO US
E
L
E
D_
DIN
LE
D
_S
T
B
L
E
D_
DOUT
PWR_
L
E
D_
ST
BY 1
RX
_
IN
NO US
E
NO US
E
NO US
E
NO US
E
NO US
E
P4_5/INT0
SHARP
IXA229A
HT-SB200
7 – 8
IC901 VHISTA333BW-1 : 2.1 Channels High Efficiency Digital Audio System ( STA333BW ) ( 1/2 )
Figure 7-6 BLOCK DIAGRAM OF IC
Figure 7-7 PIN CONFIGURATION OF IC
SA
SCL
SDI
LRCKI
BICKI
RESET
INT LINE
PWDN
XTI
PLL_FILTER
Processor
POWER
SDA
I2C
PLL
EQ, Tone,
Volumes...
Serial Data Input
Channel mapping
CONTROL
OUT1A
OUT1B
OUT2A
OUT2B
DDX3A
DDX3B
DDX4A/TWARNEXT
DDX4B/EAPD
CONFIG
STATUS
GND_SUB
Vdd_DIG
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
20
19
SA
TEST MODE
GND_DIG
SCL
SDA
INT_LINE
RESET
SDI
LRCKI
BICKI
XTI
PLL_GND
PLL_FILTER
PLL_Vdd
POWRDN
GND_DIG
VDD_DIG
TWARN/OUT4B
EAPD/OUT4B
VSS
VCC_REG
OUT2B
OUT2A
OUT1B
GND2
GND1
OUT1A
GND_REG
CONFIG
OUT3B/DDX3B
OUT3A/DDX3A
Vdd
Vcc2
Vcc1
HT-SB200
7 – 9
IC901 VHISTA333BW-1 : 2.1 Channels High Efficiency Digital Audio System ( STA333BW ) ( 2/2 )
 
PIN
NAME
TYPE
DESCRIPTION
1
GND_SUB
Input / Output
Subtrate ground
2
SA
Input
I²C Select Address
3
Test_Mode
Input
This pin must be connected to GROUND
4
Vss
Input / Output
Internal reference at Vcc - 3.3V
5
Vcc_REG
Input / Output
Internal Vcc reference
6
OUT2B
Output
Output half bridge 2B
7
GND2
Input / Output
Power negative supply
8
Vcc2
Input / Output
Power positive supply
9
OUT2A
Output
Output half bridge 2A
10
OUT1B
Output
Output half bridge 1B
11
Vcc1
Input / Output
Power positive supply
12
GND1
Input / Output
Power negative supply
13
OUT1A
Input / Output
Output half bridge 1A
14
GND_REG
Input / Output
Internal Ground reference
15
Vdd
Input / Output
Internal 3.3V reference voltage
16
CONFIG
Input
Paralleled mode command
17
OUT3B/DDX3B
Output
PWM Out CH3B - External Bridge
18
OUT3A/DDX3A
Output
PWM Out CH3A - External Bridge
19
EAPD/OUT4A
Output
Power Down for External Bridge
20
TWARN/OUT4B
Input
Thermal warning from External Bridge
21
Vdd_DIG
Input / Output
Positive Supply Digital
22
GND_DIG
Input / Output
Digital Ground
23
PWRDN
Input
Power Down
24
PLL_Vdd
Input / Output
Positive Supply for PLL
25
PLL_FILTER
Input
Connection to PLL Filter
26
PLL_GND
Input / Output
Negative Supply for PLL
27
XTI
Input
PLL Input Clock
28
BICKI
Input
I²S Serial Clock
29
LRCKI
Input
I²S Left / Right Clock
30
SDI_12
Input
I²S Serial Data Channels 1&2
31
RESET
Input
Reset
32
INT_LINE
Output
Fault Interrupt
33
SDA
Input / Output
I²C Serial Data 
34
SCL
Input
I²C Serial Clock
35
GND_DIG
Input / Output
Digital Ground
36
Vdd_DIG
Input / Output
Digital Supply
Page of 54
Display

Click on the first or last page to see other HT-SB200 (serv.man2) service manuals if exist.