DOWNLOAD LG 47GA7800-CB (CHASSIS:LC37G) Service Manual ↓ Size: 7.68 MB | Pages: 42 in PDF or view online for FREE

Model
47GA7800-CB (CHASSIS:LC37G)
Pages
42
Size
7.68 MB
Type
PDF
Document
Service Manual
Brand
Device
TV / LCD
File
47ga7800-cb-chassis-lc37g.pdf
Date

LG 47GA7800-CB (CHASSIS:LC37G) Service Manual ▷ View online

THE    SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS 
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE    SYMBOL MARK OF THE SCHEMETIC.
I2C_SCL1
L/DIM0_SCLK
R7601
10K
OPT
+3.3V_NORMAL
L/DIM0_MOSI
R7607
4.7K
L/DIM_OUT
R7606
33
L/DIM_OUT
P7600
12507WR-08L
OPT
1
2
3
4
5
6
7
8
9
I2C_SDA1
L/DIM0_VS
R7600
10K
OPT
AR7600
33
1/16W
L/DIM_OUT
R7602
0
L/DIM_OUT
R7603
0
L/DIM_OUT
LOCAL DIMMING
[To LED DRIVER]
76
LOCAL DIMMING
2012.02.22
THE    SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS 
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE    SYMBOL MARK OF THE SCHEMETIC.
EMMC_DATA[5]
EMMC_DATA[0]
EMMC_DATA[2]
EMMC_DATA[1]
EMMC_DATA[4]
EMMC_DATA[7]
EMMC_DATA[3]
EMMC_DATA[6]
DAT4
DAT6
EMMC_RST
3.3V_EMMC
DAT5
DAT4
DAT5
C8104
0.1uF
16V
R8116
10K
DAT3
EMMC_CMD
C8103
2.2uF
10V
EMMC_VCCQ
EMMC_DATA[0-7]
C8106
2.2uF
10V
EMMC_VCCQ
C8107
10pF
50V
DAT6
C8102
0.1uF
16V
DAT3
R8117
10K
C8105
0.1uF
16V
EMMC_CLK
EMMC_CLK_BALL
EMMC_CMD_BALL
EMMC_CMD_BALL
EMMC_CLK_BALL
EMMC_RESET_BALL
EMMC_RESET_BALL
EMMC_VDDI
EMMC_VDDI
DAT5
AR8100
22
1/16W
AR8101
22
1/16W
AR8102
22
R8100
10K
R8101
10K
R8102
10K
R8103
10K
R8104
10K
R8105
10K
R8106
10K
R8107
10K
C8100
0.1uF
16V
OPT
R8103-*1
47K
R8104-*1
47K
R8105-*1
47K
R8106-*1
47K
R8100-*1
47K
R8102-*1
47K
R8107-*1
47K
R8101-*1
47K
IC8100
THGBM5G6A2JBAIR 
TOSHIBA_EMMC_8G
DAT0
A3
DAT1
A4
DAT2
A5
DAT3
B2
DAT4
B3
DAT5
B4
DAT6
B5
DAT7
B6
CLK
M6
CMD
M5
RFU_1
A6
RFU_2
A7
NC_21
C5
RFU_3
E5
RFU_4
E8
RFU_5
E9
RFU_6
E10
RFU_7
F10
RFU_8
G3
RFU_9
G10
RFU_10
H5
RFU_11
J5
RFU_12
K6
RFU_13
K7
RFU_14
K10
RFU_15
P7
RFU_16
P10
RSTN
K5
VCCQ_1
C6
VCCQ_2
M4
VCCQ_3
N4
VCCQ_4
P3
VCCQ_5
P5
VCC_1
E6
VCC_2
F5
VCC_3
J10
VCC_4
K9
VDDI
C2
VSS_1
E7
VSS_2
G5
VSS_3
H10
VSS_4
K8
VSSQ_1
C4
VSSQ_2
N2
VSSQ_3
N5
VSSQ_4
P4
VSSQ_5
P6
NC_1
A1
NC_2
A2
NC_3
A8
NC_4
A9
NC_5
A10
NC_6
A11
NC_7
A12
NC_8
A13
NC_9
A14
NC_10
B1
NC_11
B7
NC_12
B8
NC_13
B9
NC_14
B10
NC_15
B11
NC_16
B12
NC_17
B13
NC_18
B14
NC_19
C1
NC_20
C3
NC_22
C7
NC_23
C8
NC_24
C9
NC_25
C10
NC_26
C11
NC_27
C12
NC_28
C13
NC_29
C14
NC_30
D1
NC_31
D2
NC_32
D3
NC_33
D4
NC_34
D12
NC_35
D13
NC_36
D14
NC_37
E1
NC_38
E2
NC_39
E3
NC_40
E12
NC_41
E13
NC_42
E14
NC_43
F1
NC_44
F2
NC_45
F3
NC_46
F12
NC_47
F13
NC_48
F14
NC_49
G1
NC_50
G2
NC_51
G12
NC_52
G13
NC_53
G14
NC_54
H1
NC_55
H2
NC_56
H3
NC_57
H12
NC_58
H13
NC_59
H14
NC_60
J1
NC_61
J2
NC_62
J3
NC_63
J12
NC_64
J13
NC_65
J14
NC_66
K1
NC_67
K2
NC_68
K3
NC_69
K12
NC_70
K13
NC_71
K14
NC_72
L1
NC_73
L2
NC_74
L3
NC_75
L12
NC_76
L13
NC_77
L14
NC_78
M1
NC_79
M2
NC_80
M3
NC_81
M7
NC_82
M8
NC_83
M9
NC_84
M10
NC_85
M11
NC_86
M12
NC_87
M13
NC_88
M14
NC_89
N1
NC_90
N3
NC_91
N6
NC_92
N7
NC_93
N8
NC_94
N9
NC_95
N10
NC_96
N11
NC_97
N12
NC_98
N13
NC_99
N14
NC_100
P1
NC_101
P2
NC_102
P8
NC_103
P9
NC_104
P11
NC_105
P12
NC_106
P13
NC_107
P14
11.09.29
81
eMMC
eMMC I/F
Don’t Connect Power At VDDI
(Just Interal LDO Capacitor)
EMMC DATA LINE 47K PULL/UP
EMMC DATA LINE
10K PULL/UP
THE    SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS 
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE    SYMBOL MARK OF THE SCHEMETIC.
FRC_A[12]
FRC_A[0]
FRC_DQU[1]
FRC_DQU[0]
FRC_DQU[2]
FRC_DQU[6]
FRC_DQL[4]
FRC_A[8]
FRC_A[3]
FRC_DQL[7]
FRC_A[7]
FRC_A[13]
FRC_DQU[5]
FRC_DQL[1]
FRC_DQL[6]
FRC_DQL[2]
FRC_DQL[3]
FRC_DQU[4]
FRC_DQL[0]
FRC_A[10]
FRC_A[2]
FRC_A[1]
FRC_A[11]
FRC_DQU[7]
FRC_DQL[5]
FRC_DQU[3]
FRC_A[9]
FRC_A[5]
FRC_A[6]
FRC_A[4]
PWM0_CONFIG
TXD0N
R9615
10K
R9631
100
+1.26V_FRC
FRC_DDR3_RESETB
TXA4P
C9607
0.1uF
DVDD_DDR_1V
C9615
0.1uF
FRC_DQSL
SCL2_+3.3V_DB
SOC_TXA0N
TXB1P
C9600
0.1uF
R9603
10K
OPT
FRC_ODT
TXA3P
SDA2_+3.3V_DB
FRC_VDD33
+3.3V_FRC
FRC_MCLK
TXB2N
C9631
0.1uF
SOC_TXA1N
SOC_TXB3N
SOC_TXB4P
C9606
0.1uF
R9634
100
TXCCLKP
C9632
0.1uF
FRC_DQSU
+3.3V_FRC
L9603
BLM18SG121TN1D 
R
9
6
3
8
0
OPT
FRC_AVDD_LVDS33
R9610
10K
+1.5V_FRC_DDR
SOC_TXB2P
R9633
100
FRC_CASB
FRC_DQSUB
FRC_AVDD_PLL
C9626
0.1uF
SOC_TXB2N
TXD4N
GPIO[1]
C9611
22uF
10V
R
9
6
4
1
0
OPT
PWM0_CONFIG
R9653
3.3K
SOC_TXA3N
FRC_DMU
PWM1_CONFIG
URSA_MODEL_OPT_1
TXD2P
+3.3V_FRC
FRC_MCLKB
SPI_SCLK
GPIO[1]
FRC_DQSLB
R9613
10K
OPT
R9652
33
TXB0P
TXA1P
FRC_A[0-13]
SCL2_+3.3V_URSA
R9627
100
SOC_TXA4N
SOC_TXACLKP
TXA4N
GPIO[8]
C9603
0.1uF
R9608
10K
OPT
TXACLKN
TXC3N
FRC_DQU[0-7]
R9611
10K
OPT
R9600
22
URSA5_DEBUG
FRC_AVDD_PLL
C9618
0.1uF
TXD2N
R9618
0
URSA5_MP
+3.3V_FRC
FRC_DML
URSA_MODEL_OPT_0
SW9600
JS2235S
URSA5_DEBUG
3
2
1
4
5
6
SPI_SCLK
SOC_TXB1N
TXCCLKN
FRC_AVDD_LVDS33
R9614
10K
OPT
R9620
0
URSA5_MP
TXBCLKP
L9605
BLM18SG121TN1D 
URSA_MODEL_OPT_0
FRC_AVDD_PLL
SOC_TXA4P
TXD1P
+3.3V_FRC
C9605
0.1uF
SPI_DI
SOC_TXB3P
URSA_MODEL_OPT_3
R9635
100
+1.26V_FRC
TXA2N
R9602
10K
R9616
10K
OPT
SOC_TXA0P
SPI_DI
R9644
33
L/DIM_OUT
FRC_WEB
R9637
33
SPI_CS
TXB4N
GPIO[8]
TXC3P
FRC_VDDC10
TXD0P
TXC0N
C9612
0.1uF
TXD1N
TXA0N
C9609
0.1uF
SOC_TXACLKN
SPI_DO
FRC_VDD33
FRC_CKE
URSA_MODEL_OPT_3
C9602
0.1uF
TXB2P
TXB3P
SOC_TXA3P
FRC_VDDC10
C9614
10uF
6.3V
R9628
100
C9628
0.1uF
R9650
10K
I2C_SDA1
AFRC_VDD33
R9636
100
SDA2_+3.3V_URSA
TXD3P
SOC_TXB0P
C9604
0.1uF
C9619
0.22uF
6.3V
C9616
0.1uF
SCL2_+3.3V_URSA
SOC_TXBCLKP
SOC_TXA1P
C9625
0.1uF
TXA1N
C9630
0.1uF
C9622
0.1uF
C9634
0.1uF
URSA_MODEL_OPT_2
FRC_AVDD_LVDS33
TXC4P
TXA0P
L9601
BLM18SG121TN1D 
+3.3V_FRC
AFRC_VDD33
C9620
0.1uF
TXC2N
R9622
33
IC9600
LGE7303C
DDR3_A0/DDR2_NC
P14
DDR3_A1/DDR2_A8
G15
DDR3_A2/DDR2_NC
N14
DDR3_A3/DDR2_A10
L15
DDR3_A4/DDR2_A2
H15
DDR3_A5/DDR2_A3
L14
DDR3_A6/DDR2_A4
G14
DDR3_A7/DDR2_A5
N12
DDR3_A8/DDR2_A6
G13
DDR3_A9/DDR2_A9
N13
DDR3_A10/DDR2_RASZ
H14
DDR3_A11/DDR2_A11
F15
DDR3_A12/DDR2_A0
H13
DDR3_A13/DDR2_A12
P13
DDR3_BA0/DDR2_BA2
M12
DDR3_BA1/DDR2_CASZ
H12
DDR3_BA2/DDR2_A1
L13
DDR3_MCLK/DDR2_MCLK
F16
DDR3_MCLKZ/DDR2_MCLKZ
F17
DDR3_CKE/DDR2_ODT
J13
DDR3_ODT/DDR2_CKE
K12
DDR3_RASZDDR2_WEZ
L12
DDR3_CASZ/DDR2_BA1
K13
DDR3_WEZ/DDR2_BA0
K14
DDR3_RESET/DDR2_A7
M14
DDR3_DQSL/DDR2_DQSL
N16
DDR3_DQSU/DDR2_DQSU
M17
DDR3_DQSBL/DDR2_DQSBL
M16
DDR3_DQSBU/DDR2_DQSBU
M15
DDR3_DQML/DDR2_DQU5
J15
DDR3_DQMU/DDR2_DQU4
R16
DDR3_DQL0/DDR2_DQU3
R17
DDR3_DQL1/DDR2_DQL0
H17
DDR3_DQL2/DDR2_DQL6
R15
DDR3_DQL3/DDR2_DQL7
J17
DDR3_DQL4/DDR2_DQL3
T17
DDR3_DQL5/DDR2_DQL2
H16
DDR3_DQL6/DDR2_DQL1
T15
DDR3_DQL7/DDR2_DQL5
G16
DDR3_DQU0/DDR2_DQU7
K15
DDR3_DQU1/DDR2_DQML
N15
DDR3_DQU2/DDR2_DQU2
K17
DDR3_DQU3/DDR2_DQU6
P17
DDR3_DQU4/DDR2_NC
L17
DDR3_DQU5/DDR2_DQU1
P16
DDR3_DQU6/DDR2_DQU0
K16
DDR3_DQU7/DDR2_DQMU
P15
I2CM_SCL
D14
I2CM_SDA
D15
I2CS_SCL
P1
I2CS_SDA
P2
DDR3_NC/DDR2_A13
F14
DDR3_NC/DDR2_DQL4
T16
VSS_1
D6
VSS_2
D7
VSS_3
D8
VSS_4
D9
VSS_5
E6
VSS_6
E7
VSS_7
E8
VSS_8
E9
VSS_9
E10
VSS_10
E16
VSS_11
F3
VSS_12
F6
VSS_13
F7
VSS_14
F8
VSS_15
F9
VSS_16
G1
VSS_17
G2
VSS_18
G4
VSS_19
G5
VSS_20
G6
VSS_21
G7
VSS_22
G8
VSS_23
G9
VSS_24
G17
VSS_25
H1
VSS_26
H2
VSS_27
H4
VSS_28
H5
VSS_29
H6
VSS_30
H7
VSS_31
H8
VSS_32
H9
VSS_33
H10
VSS_34
H11
VSS_35
J4
VSS_36
J5
VSS_37
J6
VSS_38
J7
VSS_39
J8
VSS_40
J9
VSS_41
J10
VSS_42
J11
VSS_43
J12
VSS_44
J14
VSS_45
J16
VSS_46
K4
VSS_47
K5
VSS_48
K6
VSS_49
K7
VSS_50
K8
VSS_51
K11
VSS_52
L6
VSS_53
L7
VSS_54
L8
VSS_55
L11
VSS_56
L16
VSS_57
M6
VSS_58
M7
VSS_59
M8
VSS_60
M11
VSS_61
M13
VSS_62
N6
VSS_63
N7
VSS_64
N8
VSS_65
N17
VSS_66
P3
VSS_67
P4
VSS_68
P5
VSS_69
P6
VSS_70
P7
VSS_71
P12
VSS_72
U16
NC
L9
HW_RESET
J3
TESTPIN_1
D1
TESTPIN_2
D2
TESTPIN_3
D3
TESTPIN_4
E1
TESTPIN_5
E2
TESTPIN_6
E3
TESTPIN_7
F1
TESTPIN_8
F2
M0_SCLK
C17
M0_MOSI
D16
M1_SCLK
D17
M1_MOSI
E15
M2_SCLK
E14
M2_MOSI
E13
M3_SCLK
E12
M3_MOSI
F13
SPI_CK
T9
SPI_CZ
U10
SPI_DI
U9
SPI_DO
T10
TXA0P/GCLK6/BLUE[7]
C8
TXA0N/GCLK5/BLUE[6]
C9
TXA1P/OPT_N/LK3/BLUE[9]
B8
TXA1N/FLK/BLUE[8]
A8
TXA2P/GREEN[1]
A7
TXA2N/OPT_P/LK2/GREEN[0]
B7
TXACLKP/RLV0N/GREEN[3]
C6
TXACLKN/RLV0P/GREEN[2]
C7
TXA3P/RLV1N/GREEN[5]
B6
TXA3N/RLV1P/GREEN[4]
A6
TXA4P/RLV2N/GREEN[7]
A5
TXA4N/RLV2P/GREEN[6]
B5
TXB0P/RLV3N/GREEN[9]
C4
TXB0N/RLV3P/GREEN[8]
C5
TXB1P/RLVCLKN/RED[1]
B4
TXB1N/RLVCLKP/RED[0]
A4
TXB2P/RLV4P/RED[3]/EPI_A3P
A3
TXB2N/RLV4N/RED[2]/EPI_A3N
B3
TXBCLKP/RLV5N/RED[5]/EPI_A2P
C2
TXBCLKN/RLV5P/RED[4]/EPI_A2N
C3
TXB3P/RLV6N/RED[7]/EPI_A1P
B2
TXB3N/RLV6P/RED[6]/EPI_A1N/
A2
TXB4P/RLV7N/RED[9]/EPI_A0P
C1
TXB4N/RLV7P/RED[8]/EPI_A0N
B1
TXC0P/SOE
C16
TXC0N/POL
B17
TXC1P/GSP_R
B16
TXC1N/GSP/VST
A16
TXC2P/GOE/GCLK1
A15
TXC2N/GSC/GCLK3
B15
TXCCLKP/LLV0N
C14
TXCCLKN/LLV0P
C15
TXC3P/LLV1N
B14
TXC3N/LLV1P
A14
TXC4P/LLV2N
A13
TXC4N/LLV2P
B13
TXD0P/LLV3N
C12
TXD0N/LLV3P
C13
TXD1P/LLVCLKN
B12
TXD1N/LLVCLKP
A12
TXD2P/LLV4N/EPI_B3P
A11
TXD2N/LLV4P/EPI_B3N
B11
TXDCLKP/LLV5N/BLUE[1]/EPI_B2P
C10
TXDCLKN/LLV5P/BLUE[0]/EPI_B2N
C11
TXD3P/LLV6N/BLUE[3]
B10
TXD3N/LLV6P/BLUE[2]/EPI_B1N
A10
TXD4P/LLV7N/BLUE[5]/EPI_B0P
A9
TXD4N/LLV7P/BLUE[4]/EPI_B0N
B9
MOD_GPIO0/VDD_ODD/HSYNC
D10
MOD_GPIO1/VDD_EVEN/VSYNC
D11
MOD_GPIO2/PWM13/GCLK4/LCK
D12
MOD_GPIO3/PWM14/GCLK2/LDE
D13
PWM0/SCAN_BLK1
U12
PWM1/SCAN_BLK2
T12
LPLL_FBCLK
G3
LPLL_OUTCLK
E17
LPLL_REFIN
H3
AVDD_1
F4
AVDD_2
F5
AVDD_DDR_C_1
F10
AVDD_DDR_C_2
G10
AVDD_DDR_D_1
F11
AVDD_DDR_D_2
F12
AVDD_DDR_D_3
G11
AVDD_DDR_D_4
G12
AVDD_LVDS3.3V_1
D4
AVDD_LVDS3.3V_2
D5
AVDD_LVDS3.3V_3
E4
AVDD_LVDS3.3V_4
E5
AVDD_MPLL3.3V
M5
AVDD_LPLL3.3V
L4
AVDD_PLL3.3V
L5
AVDDL_MOD1.26V
K10
DVDD_DDR_1.26V
L10
DVDD_HF1.26V
K9
VD33_1
M4
VD33_2
N4
VD33_3
N5
VDDC_1.26V_1
M9
VDDC_1.26V_2
M10
VDDC_1.26V_3
N9
VDDC_1.26V_4
N10
VDDC_1.26V_5
N11
VDDC_1.26V_6
P10
VDDC_1.26V_7
P11
RXBCLKP
R2
RXBCLKN
R3
RXB0P
R4
RXB0N
R5
RXB1P
T4
RXB1N
U4
RXB2P
U3
RXB2N
T3
RXB3P
T2
RXB3N
U2
RXB4P
T1
RXB4N
R1
RXACLKP
R6
RXACLKN
R7
RXA0P
R8
RXA0N
R9
RXA1P
T8
RXA1N
U8
RXA2P
U7
RXA2N
T7
RXA3P
T6
RXA3N
U6
RXA4P
U5
RXA4N
T5
XTALO
J1
XTALI
J2
GPIO0/(UART_RX/S_PIF_DA0)
R13
GPIO1
P9
GPIO2/(S_PIF_CLK)
T13
GPIO3/(LTD_DA1)
U15
GPIO4/(LTD_DE)
R14
GPIO5/(LTD_CLK)
K2
GPIO6/(LTD_DA0)
K1
GPIO7(3D_FLAG)
T14
GPIO8
P8
GPIO9/(UART_TX/S_PIF_DA1)
U14
GPIO10/(S_PIF_FC)
U13
GPIO11/(S_PIF_CS)
R12
VSYNC_LIKE
E11
M_S_PIF_CLK
N2
M_S_PIF_CS
M1
M_S_PIF_DA0
N1
M_S_PIF_DA1
N3
M_S_PIF_FC
M3
S_M_PIF_CLK
L1
S_M_PIF_CS
M2
S_M_PIF_DA0
L2
S_M_PIF_DA1
K3
S_M_PIF_FC
L3
SOFT_RST_L
R10
SOFT_RST_R
T11
OP_SYNC_L
R11
OP_SYNC_R
U11
FRC_BA0
R9645
33
SCL2_+3.3V_DB
SOC_TXA2P
C9613
22uF
10V
TXDCLKP
FRC_BA2
C9627
0.1uF
SOC_TXB0N
R9624
100
C9610
0.1uF
FRC_RASB
R9625
100
TXB0N
TXACLKP
FRC_DQL[0-7]
C9621
0.1uF
TXD3N
R9632
100
TXC1P
R9651
33
SOC_TXBCLKN
I2C_SCL1
SDA2_+3.3V_URSA
FRC_VDD33
R9606
10K
DVDD_DDR_1V
SOC_TXA2N
R9648
4.7K
C9629
0.22uF
6.3V
R9609
10K
OPT
R9604
10K
OPT
R9649
33
TXB3N
TXB4P
SOC_TXB1P
R9605
10K
OPT
+3.3V_FRC
C9624
0.22uF
6.3V
R9629
100
R9607
10K
OPT
R9612
10K
R9621
0
OPT
SDA2_+3.3V_DB
FRC_RESET
TXBCLKN
L9604
BLM18SG121TN1D 
R9619
0
OPT
R9617
10K
OPT
TXC0P
URSA_MODEL_OPT_1
R9647
33
TXC2P
L9600
BLM18SG121TN1D 
URSA_MODEL_OPT_2
SOC_TXB4N
+1.5V_FRC_DDR
C9633
1uF
6.3V
TXB1N
C9608
22uF
10V
R9646
33
AFRC_VDD33
C9617
0.1uF
+1.5V_FRC_DDR
PWM1_CONFIG
TXA3N
TXA2P
TXC1N
FRC_BA1
L9602
BLM18SG121TN1D 
TXC4N
R9626
100
IC9601
W25X20BVSNIG
URSA5_FLASH_WINBOND_2M
3
WP
2
DO
4
GND
1
CS
5
DIO
6
CLK
7
HOLD
8
VCC
C9601
0.1uF
R9630
10K
R9601
22
URSA5_DEBUG
C9623
0.1uF
R9623
33
SPI_DO
SPI_CS
+3.3V_FRC
TXDCLKN
TXD4P
FRC_VDDC10
L/DIM0_SCLK
L/DIM0_VS
L/DIM0_MOSI
TP9605
TP9601
TP9602
TP9603
TP9604
TP9600
R
9
6
5
4
3
3
OPT
R9655
4.7K
OPT
P9600
12507WS-04L
URSA5_DEBUG
1
2
3
4
5
TCON_EEPROM_WP
TCON_I2C_EN
3D_EN
ODC_CTL
C9636
8pF
X9600
24MHz
4
GND_2
1
X-TAL_1
2
GND_1
3
X-TAL_2
C9635
8pF
R9639
1M
URSA5 block
LG1152 A0
55
52
2011. 02. 16
MODEL_OPT_0
RESERVED
GPIO1 : HI => B8/94, LOW => B4/98
URSA5 H/W OPTION
L/DIM_16BLOCK
Place Close to Bead
D11
RESERVED
HIGH
(VDDP)
MODEL OPTION
CHIP_CONF : {GPIO8, PWM1, PWM0}
CHIP_CONF = 3’d5 : boot from interal SRAM
CHIP_CONF = 3’d6 : boot from EEPROM
CHIP_CONF = 3’d7 : boot from SPI Flash
D13
L/DIM_10BLOCK
MODEL_OPT_3
RESERVED
RESERVED
LVDS_S7M_PLUS
URSA5 CONFIGURATION
D10
MODEL_OPT_1
LVDS_EXT_URSA5 
PLACE TERMINATION RESISTORS CLOSE TO URSA5
[SPI FLASH(2Mbit)]
PIN NAME
LOW
PIN NO.
MODEL_OPT_2
D12
Debugging for URSA5
THE    SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS 
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE    SYMBOL MARK OF THE SCHEMETIC.
DDR3_A[3]
DDR3_A[2]
DDR3_A[7]
DDR3_DQU[0]
DDR3_A[11]
DDR3_A[10]
DDR3_DQU[5]
DDR3_DQL[6]
DDR3_A[4]
DDR3_DQL[4]
DDR3_A[12]
DDR3_DQU[7]
DDR3_A[1]
DDR3_DQU[3]
DDR3_DQL[0]
DDR3_DQU[2]
DDR3_A[0]
DDR3_DQU[1]
DDR3_DQU[4]
DDR3_A[8]
DDR3_DQL[2]
DDR3_A[13]
DDR3_A[9]
DDR3_DQL[1]
DDR3_DQL[5]
DDR3_DQL[7]
DDR3_A[6]
DDR3_DQU[6]
DDR3_DQL[3]
DDR3_A[5]
DDR3_DQSU
FRC_MCLK
DDR3_CASB
R9702
1K
1%
DDR3_RASB
FRC_A[6]
FRC_A[2]
DDR3_DQSU
FRC_DQU[2]
FRC_DQL[3]
DDR3_MCKB
R9704
240
1%
FRC_A[5]
DDR3_CKE
DDR3_MCK
DDR3_DMU
R9712
22
C9714
0.01uF
50V
DDR3_A[13]
C9701
0.1uF
DDR3_DQL[1]
FRC_DQU[7]
AR9700
22
FRC_DQL[2]
FRC_BA2
FRC_CKE
DDR3_CASB
C9708
0.1uF
FRC_DQL[0]
DDR3_A[1]
DDR3_RESETB
FRC_A[13]
DDR3_A[10]
R9718
22
C9709
0.1uF
AR9707
22
C9702
0.1uF
16V
FRC_A[4]
AR9706
22
DDR3_DQL[6]
FRC_A[12]
+1.5V_FRC_DDR
DDR3_DQSLB
DDR3_DQU[1]
MVREFDQ
C9712
0.1uF
R9717
22
DDR3_A[2]
FRC_ODT
R9709
22
DDR3_WEB
DDR3_A[0-13]
DDR3_DQL[4]
DDR3_DQU[2]
C9713
0.1uF
DDR3_DQU[0-7]
DDR3_BA1
DDR3_BA1
R9703
1K
1%
DDR3_CKE
DDR3_DQL[7]
FRC_DQL[5]
AR9702
22
R9710
22
C9706
0.1uF
DDR3_DQL[2]
DDR3_A[8]
R9713
22
FRC_DQL[6]
FRC_DML
FRC_A[1]
DDR3_BA2
DDR3_DQL[0]
DDR3_MCKB
DDR3_DQU[4]
DDR3_BA2
DDR3_BA0
+1.5V_FRC_DDR
DDR3_DQSL
DDR3_MCK
C9704
0.1uF
DDR3_MCKB
FRC_WEB
FRC_DQL[1]
FRC_A[8]
DDR3_DQU[0]
DDR3_A[0]
FRC_DQU[0]
DDR3_DQU[3]
C9700
0.1uF
FRC_DQU[3]
FRC_DQU[6]
FRC_DQSL
AR9703
22
FRC_A[7]
FRC_DQL[4]
DDR3_DQL[0-7]
DDR3_DMU
AR9704
22
R9720
22
AR9705
22
C9705
0.1uF
DDR3_DQSUB
DDR3_DQU[6]
FRC_DQSUB
R9719
22
FRC_DMU
DDR3_A[7]
DDR3_A[4]
R9707
56
DDR3_DQSL
+1.5V_FRC_DDR
C9711
0.1uF
DDR3_DQU[5]
C9703
22uF
10V
R9711
22
DDR3_DQL[3]
DDR3_BA0
DDR3_DQL[5]
FRC_A[3]
AR9708
22
DDR3_DQSUB
DDR3_RASB
FRC_A[10]
MVREFCA
DDR3_DQU[7]
R9715
22
DDR3_A[6]
FRC_DQU[4]
R9700
1K
1%
R9701
1K
1%
FRC_BA1
+1.5V_FRC_DDR
FRC_DQSU
DDR3_DML
FRC_CASB
FRC_MCLKB
FRC_DQL[7]
R9705
150
OPT
DDR3_A[9]
C9707
0.1uF
FRC_DQSLB
FRC_A[0]
DDR3_DQSLB
FRC_A[9]
R9708
56
DDR3_A[11]
FRC_A[11]
DDR3_DML
DDR3_ODT
DDR3_WEB
R9714
22
MVREFDQ
+1.5V_FRC_DDR
FRC_RASB
FRC_BA0
+1.5V_FRC_DDR
DDR3_ODT
R9716
22
DDR3_A[12]
C9710
0.1uF
FRC_DQU[1]
DDR3_MCK
DDR3_RESETB
FRC_DQU[5]
FRC_DDR3_RESETB
DDR3_A[5]
MVREFCA
AR9701
22
DDR3_A[3]
R9706
510
H5TQ1G63EFR-PBC 
IC9700
A0
N3
A1
P7
A2
P3
A3
N2
A4
P8
A5
P2
A6
R8
A7
R2
A8
T8
A9
R3
A10/AP
L7
A11
R7
A12/BC
N7
NC_7
T3
NC_5
M7
BA0
M2
BA1
N8
BA2
M3
CK
J7
CK
K7
CKE
K9
CS
L2
ODT
K1
RAS
J3
CAS
K3
WE
L3
RESET
T2
DQSL
F3
DQSL
G3
DQSU
C7
DQSU
B7
DML
E7
DMU
D3
DQL0
E3
DQL1
F7
DQL2
F2
DQL3
F8
DQL4
H3
DQL5
H8
DQL6
G2
DQL7
H7
DQU0
D7
DQU1
C3
DQU2
C8
DQU3
C2
DQU4
A7
DQU5
A2
DQU6
B8
DQU7
A3
VREFCA
M8
VREFDQ
H1
ZQ
L8
VDD_1
B2
VDD_2
D9
VDD_3
G7
VDD_4
K2
VDD_5
K8
VDD_6
N1
VDD_7
N9
VDD_8
R1
VDD_9
R9
VDDQ_1
A1
VDDQ_2
A8
VDDQ_3
C1
VDDQ_4
C9
VDDQ_5
D2
VDDQ_6
E9
VDDQ_7
F1
VDDQ_8
H2
VDDQ_9
H9
NC_1
J1
NC_2
J9
NC_3
L1
NC_4
L9
NC_6
T7
VSS_1
A9
VSS_2
B3
VSS_3
E1
VSS_4
G8
VSS_5
J2
VSS_6
J8
VSS_7
M1
VSS_8
M9
VSS_9
P1
VSS_10
P9
VSS_11
T1
VSS_12
T9
VSSQ_1
B1
VSSQ_2
B9
VSSQ_3
D1
VSSQ_4
D8
VSSQ_5
E2
VSSQ_6
E8
VSSQ_7
F9
VSSQ_8
G1
VSSQ_9
G9
URSA DDR3 
53
LG1152 A0
55
2011. 02 .16
Place the serail damping resistors 
in the middle of DRAM pattern
Close to DDR Pin
Place Close to DDR Pin
Place Close to DDR Pin
DDR3 1.5V De-Cap  Place near Memory
Page of 42
Display

Click on the first or last page to see other 47GA7800-CB (CHASSIS:LC37G) service manuals if exist.