Harman Kardon AVR 235 (serv.man11) Service Manual ▷ View online
ASAHI KASEI
AKM CONFIDENTIAL
[AK4358]
REV 0.7
2002/06
- 4 -
PIN/FUNCTION (TBD)
No.
Pin Name
I/O
Function
LOUT1-
O
DAC1 Lch Negative Analog Output Pin
LOUT1+
O
DAC1 Lch Positive Analog Output Pin
DZF1
O
Zero Input Detect 1 Pin
DZF2
O
Zero Input Detect 2 Pin
DZF3
O
Zero Input Detect 3 Pin
CAD0
I
Chip Address 0 Pin
PDN
I
Power-Down Mode Pin
When at “L”, the AK4358 is in the power-down mode and is held in reset.
The AK4358 should always be reset upon power-up.
When at “L”, the AK4358 is in the power-down mode and is held in reset.
The AK4358 should always be reset upon power-up.
BICK
I
Audio Serial Data Clock Pin
MCLK
I
Master Clock Input Pin
An external TTL clock should be input on this pin.
An external TTL clock should be input on this pin.
DVDD
-
Digital Power Supply Pin, +4.75
∼
+5.25V
DVSS
-
Digital Ground Pin
SDTI1
I
DAC1 Audio Serial Data Input Pin
SDTI2
I
DAC2 Audio Serial Data Input Pin
SDTI3
I
DAC3 Audio Serial Data Input Pin
SDTI4
I
DAC4 Audio Serial Data Input Pin
LRCK
I
L/R Clock Pin
I2C
I
Control Mode Select Pin
“L”: 3-wire Serial, “H”: I
2
C Bus
CCLK/SCL
I
Control Data Clock Pin
I2C = “L”: CCLK (3-wire Serial), I2C = “H”: SCL (I
2
C Bus)
CDTI/SDA
I/O
Control Data Input Pin
I2C = “L”: CDTI (3-wire Serial), I2C = “H”: SDA (I
2
C Bus)
CSN/CAD1
I
Chip Select Pin
I2C = “L”: CSN (3-wire Serial), I2C = “H”: CAD1 (I
2
C Bus)
DCLK
I
DSD Clock Pin
DSDL1
I
DAC1 DSD Lch Data Input Pin
DSDR1
I
DAC1 DSD Rch Data Input Pin
DSDL2
I
DAC2 DSD Lch Data Input Pin
DSDR2
I
DAC2 DSD Rch Data Input Pin
DSDL3
I
DAC3 DSD Lch Data Input Pin
DSDR3
I
DAC3 DSD Rch Data Input Pin
DSDL4
I
DAC4 DSD Lch Data Input Pin
DSDR4
I
DAC4 DSD Rch Data Input Pin
DIF0
I
Audio Data Interface Format 0 Pin
VREFH
I
Positive Voltage Reference Input Pin
AVDD
-
Analog Power Supply Pin, +4.75
∼
+5.25V
AVSS
-
Analog Ground Pin
ROUT4-
O
DAC4 Rch Negative Analog Output Pin
ROUT4+
O
DAC4 Rch Positive Analog Output Pin
LOUT4-
O
DAC4 Lch Negative Analog Output Pin
LOUT4+
O
DAC4 Lch Positive Analog Output Pin
ROUT3-
O
DAC3 Rch Negative Analog Output Pin
ROUT3+
O
DAC3 Rch Positive Analog Output Pin
LOUT3-
O
DAC3 Lch Negative Analog Output Pin
LOUT3+
O
DAC3 Lch Positive Analog Output Pin
ROUT2-
O
DAC2 Rch Negative Analog Output Pin
ROUT2+
O
DAC2 Rch Positive Analog Output Pin
LOUT2-
O
DAC2 Lch Negative Analog Output Pin
LOUT2+
O
DAC2 Lch Positive Analog Output Pin
ROUT1-
O
DAC1 Rch Negative Analog Output Pin
IC 74
IPS0/RX4
RX3
1
AVSS
48
2
DIF0/RX5
3
TEST2
4
DIF1/RX6
5
AVSS
6
DIF2/RX7
7
IPS1/IIC
8
P/SN
9
XTL0
10
XTL1
AVSS
47
RX2
46
45
44
AVSS
43
RX0
42
AVSS
41
VCOM
40
R
39
AVDD
38
TVD
D
13
N
C
14
TX0
15
TX1
16
BOU
T
17
18
UOU
T
19
VOU
T
20
DVD
D
21
DVSS
22
MCKO1
2
3
36
35
34
33
32
31
30
29
28
27
26
INT0
OCKS0/CSN/CAD0
OCKS1/CCLK/SCL
CM1/CDTI/SDA
CM0/CDTO/CAD1
PDN
XTI
XTO
DAUX
MCKO2
BICK
AK4114VQ
Top View
COU
T
TEST1
RX1
INT1
37
LRCK
24
11
VIN
12
25
SDTO
DIR IC PIN ASSIGNMENT & BLOCK DIAGRAM
PIN ASSIGNMENT (TOP VIEW) : IC73
Input
Selector
Clock
Recovery
Clock
Generator
DAIF
Decoder
AC-3/MPEG
Detect
DEM
µP I/F
Audio
I/F
X'tal
Oscillator
PDN
INT0
P/S=”L”
LRCK
BICK
SDTO
DAUX
MCKO2
XTO
XTI
R
AVDD
AVSS
CDTI
CDTO
CCLK
CSN
DVDD
DVSS
TVDD
MCKO1
IIC
RX0
RX1
RX2
RX3
RX4
RX5
RX6
RX7
DIT
TX0
Error &
Detect
STATUS
INT1
Q-subcode
buffer
TX1
B,C,U,VOUT
8 to 3
VIN
Serial Control Mode
Input
Selector
Clock
Recovery
Clock
Generator
DAIF
Decoder
AC-3/MPEG
Detect
DEM
Audio
I/F
X'tal
Oscillator
PDN
INT0
P/S=”H”
LRCK
BICK
SDTO
DAUX
XTO
XTI
R
AVDD
AVSS
CM1
CM0
OCKS1
OCKS0
DVDD
DVSS
TVDD
IPS1
RX0
RX1
RX2
RX3
IPS0
DIF0
DIF1
DIF2
DIT
TX0
Error &
Detect
STATUS
INT1
TX1
B,C,U,VOUT
4 to 2
VIN
MCKO2
MCKO1
Parallel Control Mode
BLOCK DIAGRAM
PIN/FUNCTION
No. Pin
Name
I/O
Function
IPS0
I
Input Channel Select 0 Pin in Parallel Mode
1
RX4
I
Receiver Channel 4 Pin in Serial Mode (Internal biased pin)
2 NC(AVSS)
I
No Connect
No internal bonding. This pin should be connected to AVSS.
DIF0
I
Audio Data Interface Format 0 Pin in Parallel Mode
3
RX5
I
Receiver Channel 5 Pin in Serial Mode (Internal biased pin)
4 TEST2
I
TEST 2 pin
This pin should be connect to AVSS.
DIF1
I
Audio Data Interface Format 1 Pin in Parallel Mode
5
RX6
I
Receiver Channel 6 Pin in Serial Mode (Internal biased pin)
6 NC(AVSS)
I
No Connect
No internal bonding. This pin should be connected to AVSS.
DIF2
I
Audio Data Interface Format 2 Pin in Parallel Mode
7
RX7
I
Receiver Channel 7 Pin in Serial Mode (Internal biased pin)
IPS1
I
Input Channel Select 1 Pin in Parallel Mode
8
IIC I
IIC Select Pin in Serial Mode.
“L”: 4-wire Serial, “H”: IIC
9 P/SN
I
Parallel/Serial Select Pin
“L”: Serial Mode, “H”: Parallel Mode
10
XTL0
I
X’tal Frequency Select 0 Pin
11
XTL1
I
X’tal Frequency Select 1 Pin
12
VIN
I
V-bit Input Pin for Transmitter Output
13
TVDD
I
Input Buffer Power Supply Pin, 3.3V or 5V
14 NC
I
No Connect
No internal bonding. This pin should be open or connected to DVSS.
15
TX0
O
Transmit Channel (Through Data) Output 0 Pin
16 TX1
O
When TX bit = “0”, Transmit Channel (Through Data) Output 1 Pin.
When TX bit = “1”, Transmit Channel (DAUX Data) Output Pin (Default).
When TX bit = “1”, Transmit Channel (DAUX Data) Output Pin (Default).
17 BOUT
O
Block-Start Output Pin for Receiver Input
“H” during first 40 flames.
18
COUT
O
C-bit Output Pin for Receiver Input
19
UOUT
O
U-bit Output Pin for Receiver Input
20
VOUT
O
V-bit Output Pin for Receiver Input
21
DVDD
I
Digital Power Supply Pin, 3.3V
22
DVSS
I
Digital Ground Pin
23
MCKO1
O
Master Clock Output 1 Pin
24
LRCK
I/O
Channel Clock Pin
25
SDTO
O
Audio Serial Data Output Pin
26
BICK
I/O
Audio Serial Data Clock Pin
27
MCKO2
O
Master Clock Output 2 Pin
28
DAUX
I
Auxiliary Audio Data Input Pin
29
XTO
O
X'tal Output Pin
30
XTI
I
X'tal Input Pin
DIR IC PIN FUNCTION (AK4114VQ) : IC73
Click on the first or last page to see other AVR 235 (serv.man11) service manuals if exist.